blob: 936a91e27d77f49f633459784aec163647beeaa1 [file] [log] [blame]
wdenkbf9e3b32004-02-12 00:47:09 +00001/*
2 * Configuation settings for the Motorola MC5272C3 board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenkbf9e3b32004-02-12 00:47:09 +00007 */
wdenk4e5ca3e2003-12-08 01:34:36 +00008
wdenkbf9e3b32004-02-12 00:47:09 +00009/*
10 * board/config.h - configuration options, board specific
11 */
wdenk4e5ca3e2003-12-08 01:34:36 +000012
wdenkbf9e3b32004-02-12 00:47:09 +000013#ifndef _M5272C3_H
14#define _M5272C3_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050020#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000021
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
wdenk4e5ca3e2003-12-08 01:34:36 +000024
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050025#undef CONFIG_WATCHDOG
wdenkbf9e3b32004-02-12 00:47:09 +000026#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
27
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050028#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000029
30/* Configuration for environment
31 * Environment is embedded in u-boot in the second sector of the flash
32 */
33#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020034#define CONFIG_ENV_OFFSET 0x4000
35#define CONFIG_ENV_SECT_SIZE 0x2000
wdenkbf9e3b32004-02-12 00:47:09 +000036#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020037#define CONFIG_ENV_ADDR 0xffe04000
38#define CONFIG_ENV_SECT_SIZE 0x2000
wdenkbf9e3b32004-02-12 00:47:09 +000039#endif
40
angelo@sysam.it5296cb12015-03-29 22:54:16 +020041#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060042 . = DEFINED(env_offset) ? env_offset : .; \
43 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020044
Jon Loeliger8353e132007-07-08 14:14:17 -050045/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050046 * BOOTP options
47 */
48#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -050049
Jon Loeliger659e2f62007-07-10 09:10:49 -050050/*
Jon Loeliger8353e132007-07-08 14:14:17 -050051 * Command line configuration.
52 */
Jon Loeliger8353e132007-07-08 14:14:17 -050053
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050054#define CONFIG_MCFFEC
55#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050056# define CONFIG_MII 1
TsiChung Liewd53cf6a2008-08-19 00:37:13 +060057# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058# define CONFIG_SYS_DISCOVER_PHY
59# define CONFIG_SYS_RX_ETH_BUFFER 8
60# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062# define CONFIG_SYS_FEC0_PINMUX 0
63# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020064# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
66# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050067# define FECDUPLEX FULL
68# define FECSPEED _100BASET
69# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
71# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050072# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050074#endif
75
76#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050077# define CONFIG_IPADDR 192.162.1.2
78# define CONFIG_NETMASK 255.255.255.0
79# define CONFIG_SERVERIP 192.162.1.1
80# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050081#endif /* CONFIG_MCFFEC */
82
83#define CONFIG_HOSTNAME M5272C3
84#define CONFIG_EXTRA_ENV_SETTINGS \
85 "netdev=eth0\0" \
86 "loadaddr=10000\0" \
87 "u-boot=u-boot.bin\0" \
88 "load=tftp ${loadaddr) ${u-boot}\0" \
89 "upd=run load; run prog\0" \
90 "prog=prot off ffe00000 ffe3ffff;" \
91 "era ffe00000 ffe3ffff;" \
92 "cp.b ${loadaddr} ffe00000 ${filesize};"\
93 "save\0" \
94 ""
wdenkbf9e3b32004-02-12 00:47:09 +000095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_LOAD_ADDR 0x20000
97#define CONFIG_SYS_MEMTEST_START 0x400
98#define CONFIG_SYS_MEMTEST_END 0x380000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_CLK 66000000
wdenkbf9e3b32004-02-12 00:47:09 +0000100
101/*
102 * Low Level Configuration Settings
103 * (address mappings, register initial values, etc.)
104 * You should know what you are doing if you make changes here.
105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
107#define CONFIG_SYS_SCR 0x0003
108#define CONFIG_SYS_SPR 0xffff
wdenkbf9e3b32004-02-12 00:47:09 +0000109
wdenkbf9e3b32004-02-12 00:47:09 +0000110/*-----------------------------------------------------------------------
111 * Definitions for initial stack pointer and data area (in DPRAM)
112 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200114#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200115#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000117
118/*-----------------------------------------------------------------------
119 * Start addresses for the final memory configuration
120 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000122 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_SDRAM_BASE 0x00000000
124#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
125#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenkbf9e3b32004-02-12 00:47:09 +0000126
127#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +0000129#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenkbf9e3b32004-02-12 00:47:09 +0000131#endif
132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MONITOR_LEN 0x20000
134#define CONFIG_SYS_MALLOC_LEN (256 << 10)
135#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000136
137/*
138 * For booting Linux, the board info and command line data
139 * have to be in the first 8 MB of memory, since this is
140 * the maximum mapped by the Linux kernel during initialization ??
141 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000143
TsiChung Liewb2028162008-10-21 14:19:26 +0000144/*
wdenkbf9e3b32004-02-12 00:47:09 +0000145 * FLASH organization
146 */
TsiChung Liewb2028162008-10-21 14:19:26 +0000147#define CONFIG_SYS_FLASH_CFI
148#ifdef CONFIG_SYS_FLASH_CFI
149# define CONFIG_FLASH_CFI_DRIVER 1
150# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
151# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
152# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
153# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
154# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
155#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000156
157/*-----------------------------------------------------------------------
158 * Cache Configuration
159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000161
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600162#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200163 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600164#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200165 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600166#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
167#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
168 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
169 CF_ACR_EN | CF_ACR_SM_ALL)
170#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
171 CF_CACR_DISD | CF_CACR_INVI | \
172 CF_CACR_CEIB | CF_CACR_DCM | \
173 CF_CACR_EUSP)
174
wdenkbf9e3b32004-02-12 00:47:09 +0000175/*-----------------------------------------------------------------------
176 * Memory bank definitions
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
179#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
180#define CONFIG_SYS_BR1_PRELIM 0
181#define CONFIG_SYS_OR1_PRELIM 0
182#define CONFIG_SYS_BR2_PRELIM 0x30000001
183#define CONFIG_SYS_OR2_PRELIM 0xFFF80000
184#define CONFIG_SYS_BR3_PRELIM 0
185#define CONFIG_SYS_OR3_PRELIM 0
186#define CONFIG_SYS_BR4_PRELIM 0
187#define CONFIG_SYS_OR4_PRELIM 0
188#define CONFIG_SYS_BR5_PRELIM 0
189#define CONFIG_SYS_OR5_PRELIM 0
190#define CONFIG_SYS_BR6_PRELIM 0
191#define CONFIG_SYS_OR6_PRELIM 0
192#define CONFIG_SYS_BR7_PRELIM 0x00000701
193#define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
wdenkbf9e3b32004-02-12 00:47:09 +0000194
195/*-----------------------------------------------------------------------
196 * Port configuration
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_PACNT 0x00000000
199#define CONFIG_SYS_PADDR 0x0000
200#define CONFIG_SYS_PADAT 0x0000
201#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
202#define CONFIG_SYS_PBDDR 0x0000
203#define CONFIG_SYS_PBDAT 0x0000
204#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500205#endif /* _M5272C3_H */