blob: b175a6f69d967d3037ae08325c7297e32a62637d [file] [log] [blame]
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090012#define CONFIG_CPU_SH7785 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090013
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090014#define CONFIG_EXTRA_ENV_SETTINGS \
15 "bootdevice=0:1\0" \
16 "usbload=usb reset;usbboot;usb stop;bootm\0"
17
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020018#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090019#undef CONFIG_SHOW_BOOT_PROGRESS
20
21/* MEMORY */
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090022#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu915d6b72010-10-05 16:58:05 +090023/* 0x40000000 - 0x47FFFFFF does not use */
24#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
25#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
26#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090027#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
28#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
29#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
30#define SH7785LCR_USB_BASE (0xa6000000)
31#else
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090032#define SH7785LCR_SDRAM_BASE (0x08000000)
33#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
34#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
35#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
36#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090037#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090038
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_PBSIZE 256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090041
42/* SCIF */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090043#define CONFIG_CONS_SCIF1 1
44#define CONFIG_SCIF_EXT_CLOCK 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090045
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
47#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090048 (SH7785LCR_SDRAM_SIZE) - \
49 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#undef CONFIG_SYS_ALT_MEMTEST
51#undef CONFIG_SYS_MEMTEST_SCRATCH
52#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090053
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
55#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
56#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
59#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
60#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090062
63/* FLASH */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090064#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_FLASH_CFI
66#undef CONFIG_SYS_FLASH_QUIET_TEST
67#define CONFIG_SYS_FLASH_EMPTY_INFO
68#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
69#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090070
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_MAX_FLASH_BANKS 1
72#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090073 (0 * SH7785LCR_FLASH_BANK_SIZE) }
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
76#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
77#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
78#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090079
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#undef CONFIG_SYS_FLASH_PROTECTION
81#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090082
83/* R8A66597 */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090084#define CONFIG_USB_R8A66597_HCD
85#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
86#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
87#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
88#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
89
90/* PCI Controller */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090091#define CONFIG_SH4_PCI
92#define CONFIG_SH7780_PCI
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090093#if defined(CONFIG_SH_32BIT)
94#define CONFIG_SH7780_PCI_LSR 0x1ff00001
95#define CONFIG_SH7780_PCI_LAR 0x5f000000
96#define CONFIG_SH7780_PCI_BAR 0x5f000000
97#else
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +090098#define CONFIG_SH7780_PCI_LSR 0x07f00001
99#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
100#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900101#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900102#define CONFIG_PCI_SCAN_SHOW 1
103
104#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
105#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
106#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
107
108#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
109#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
110#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
111
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900112#if defined(CONFIG_SH_32BIT)
113#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
114#else
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900115#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900116#endif
117#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900118#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
119
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900120/* ENV setting */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900121#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200122#define CONFIG_ENV_SECT_SIZE (256 * 1024)
123#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
125#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200126#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900127
128/* Board Clock */
129/* The SCIF used external clock. system clock only used timer. */
130#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900131#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
132#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200133#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900134
135#endif /* __SH7785LCR_H */