blob: f136b0ca8c6e2b8487edfcdaa3086c609265b1e2 [file] [log] [blame]
wdenk2d24a3a2004-06-09 21:50:45 +00001/*
2 * include/configs/mx1ads.h
wdenk49822e22004-06-19 21:19:10 +00003 *
wdenk2d24a3a2004-06-09 21:50:45 +00004 * (c) Copyright 2004
5 * Techware Information Technology, Inc.
6 * http://www.techware.com.tw/
7 *
8 * Ming-Len Wu <minglen_wu@techware.com.tw>
9 *
10 * This is the Configuration setting for Motorola MX1ADS board
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk281e00a2004-08-01 22:48:16 +000019 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenk2d24a3a2004-06-09 21:50:45 +000020 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
wdenk2d24a3a2004-06-09 21:50:45 +000028#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
wdenk2d24a3a2004-06-09 21:50:45 +000032 * High Level Configuration Options
33 * (easy to change)
34 */
35#define CONFIG_ARM920T 1 /* This is an ARM920T Core */
wdenk281e00a2004-08-01 22:48:16 +000036#define CONFIG_IMX 1 /* It's a Motorola MC9328 SoC */
37#define CONFIG_MX1ADS 1 /* on a Motorola MX1ADS Board */
38#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
39
40/*
41 * Select serial console configuration
42 */
43#define CONFIG_IMX_SERIAL1 /* internal uart 1 */
44/* #define _CONFIG_UART2 */ /* internal uart 2 */
45/* #define CONFIG_SILENT_CONSOLE */ /* use this to disable output */
wdenk2d24a3a2004-06-09 21:50:45 +000046
wdenk49822e22004-06-19 21:19:10 +000047#define BOARD_LATE_INIT 1
wdenk2d24a3a2004-06-09 21:50:45 +000048#define USE_920T_MMU 1
wdenk2d24a3a2004-06-09 21:50:45 +000049
wdenk49822e22004-06-19 21:19:10 +000050#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_MX1_GPCR 0x000003AB /* for MX1ADS 0L44N */
52#define CONFIG_SYS_MX1_GPCR 0x000003AB /* for MX1ADS 0L44N */
53#define CONFIG_SYS_MX1_GPCR 0x000003AB /* for MX1ADS 0L44N */
wdenk49822e22004-06-19 21:19:10 +000054#endif
wdenk2d24a3a2004-06-09 21:50:45 +000055
56/*
57 * Size of malloc() pool
58 */
59
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenk281e00a2004-08-01 22:48:16 +000061
62
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk2d24a3a2004-06-09 21:50:45 +000064
65/*
66 * CS8900 Ethernet drivers
67 */
68#define CONFIG_DRIVER_CS8900 1 /* we have a CS8900 on-board */
69#define CS8900_BASE 0x15000300
wdenk281e00a2004-08-01 22:48:16 +000070#define CS8900_BUS16 1 /* the Linux driver does accesses as shorts */
wdenk2d24a3a2004-06-09 21:50:45 +000071
72/*
73 * select serial console configuration
74 */
75
wdenk281e00a2004-08-01 22:48:16 +000076/* #define CONFIG_UART1 */
wdenk2d24a3a2004-06-09 21:50:45 +000077/* #define CONFIG_UART2 1 */
78
79#define CONFIG_BAUDRATE 115200
80
wdenk2d24a3a2004-06-09 21:50:45 +000081
Jon Loeliger5dc11a52007-07-04 22:33:01 -050082/*
Jon Loeliger7f5c0152007-07-10 09:38:02 -050083 * BOOTP options
84 */
85#define CONFIG_BOOTP_BOOTFILESIZE
86#define CONFIG_BOOTP_BOOTPATH
87#define CONFIG_BOOTP_GATEWAY
88#define CONFIG_BOOTP_HOSTNAME
89
90
91/*
Jon Loeliger5dc11a52007-07-04 22:33:01 -050092 * Command line configuration.
93 */
94#include <config_cmd_default.h>
wdenk2d24a3a2004-06-09 21:50:45 +000095
Jon Loeliger5dc11a52007-07-04 22:33:01 -050096#define CONFIG_CMD_CACHE
97#define CONFIG_CMD_REGINFO
98#define CONFIG_CMD_ELF
99
wdenk2d24a3a2004-06-09 21:50:45 +0000100
101#define CONFIG_BOOTDELAY 3
wdenk281e00a2004-08-01 22:48:16 +0000102#define CONFIG_BOOTARGS "root=/dev/msdk mem=48M"
wdenk2d24a3a2004-06-09 21:50:45 +0000103#define CONFIG_BOOTFILE "mx1ads"
wdenk281e00a2004-08-01 22:48:16 +0000104#define CONFIG_BOOTCOMMAND "tftp; bootm"
wdenk2d24a3a2004-06-09 21:50:45 +0000105
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500106#if defined(CONFIG_CMD_KGDB)
wdenk2d24a3a2004-06-09 21:50:45 +0000107#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
108 /* what's this ? it's not used anywhere */
109#define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
110#endif
111
112/*
113 * Miscellaneous configurable options
114 */
wdenk49822e22004-06-19 21:19:10 +0000115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_HUSH_PARSER 1
117#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk49822e22004-06-19 21:19:10 +0000118
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk2d24a3a2004-06-09 21:50:45 +0000120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#ifdef CONFIG_SYS_HUSH_PARSER
122#define CONFIG_SYS_PROMPT "MX1ADS$ " /* Monitor Command Prompt */
wdenk2d24a3a2004-06-09 21:50:45 +0000123#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_PROMPT "MX1ADS=> " /* Monitor Command Prompt */
wdenk2d24a3a2004-06-09 21:50:45 +0000125#endif
126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
128#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
wdenk2d24a3a2004-06-09 21:50:45 +0000129 /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
131#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk2d24a3a2004-06-09 21:50:45 +0000132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MEMTEST_START 0x09000000 /* memtest works on */
134#define CONFIG_SYS_MEMTEST_END 0x0AF00000 /* 63 MB in DRAM */
wdenk2d24a3a2004-06-09 21:50:45 +0000135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
137#define CONFIG_SYS_LOAD_ADDR 0x08800000 /* default load address */
138/*#define CONFIG_SYS_HZ 1000 */
139#define CONFIG_SYS_HZ 3686400
140#define CONFIG_SYS_CPUSPEED 0x141
wdenk2d24a3a2004-06-09 21:50:45 +0000141
142/* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk2d24a3a2004-06-09 21:50:45 +0000144
145/*-----------------------------------------------------------------------
146 * Stack sizes
147 *
148 * The stack sizes are set up in start.S using the settings below
149 */
150#define CONFIG_STACKSIZE (128*1024) /* regular stack */
151#ifdef CONFIG_USE_IRQ
152#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
153#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
154#endif
155
156/*-----------------------------------------------------------------------
157 * Physical Memory Map
158 */
wdenk49822e22004-06-19 21:19:10 +0000159
wdenk281e00a2004-08-01 22:48:16 +0000160#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of SDRAM */
161#define PHYS_SDRAM_1 0x08000000 /* SDRAM on CSD0 */
162#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
wdenk2d24a3a2004-06-09 21:50:45 +0000163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* 1 bank of SyncFlash */
165#define CONFIG_SYS_FLASH_BASE 0x0C000000 /* SyncFlash on CSD1 */
wdenk281e00a2004-08-01 22:48:16 +0000166#define FLASH_BANK_SIZE 0x01000000 /* 16 MB Total */
wdenk2d24a3a2004-06-09 21:50:45 +0000167
168/*-----------------------------------------------------------------------
169 * FLASH and environment organization
170 */
171
wdenk2d24a3a2004-06-09 21:50:45 +0000172#define CONFIG_SYNCFLASH 1
173#define PHYS_FLASH_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_MAX_FLASH_SECT (16)
175#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x00ff8000)
wdenk49822e22004-06-19 21:19:10 +0000176
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200177#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200178#define CONFIG_ENV_SIZE 0x04000 /* Total Size of Environment Sector */
179#define CONFIG_ENV_SECT_SIZE 0x100000
wdenk281e00a2004-08-01 22:48:16 +0000180
181/*-----------------------------------------------------------------------
182 * Enable passing ATAGS
183 */
184
185#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
186#define CONFIG_SETUP_MEMORY_TAGS 1
187
188#define CONFIG_SYS_CLK_FREQ 16780000
189#define CONFIG_SYSPLL_CLK_FREQ 16000000
190
wdenk2d24a3a2004-06-09 21:50:45 +0000191#endif /* __CONFIG_H */