blob: 62158a9592521a42f7ebc07c6cc7340c62177130 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath5289e832011-10-14 02:58:26 +00002/*
3 * board.c
4 *
5 * Common board functions for AM33XX based boards
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath5289e832011-10-14 02:58:26 +00008 */
9
10#include <common.h>
Simon Glassd12010b2014-10-22 21:37:10 -060011#include <dm.h>
Lokesh Vutla878d8852017-05-05 13:45:28 +053012#include <debug_uart.h>
Tom Rini973b6632012-07-30 16:13:10 -070013#include <errno.h>
Simon Glass4119e062014-10-22 21:37:11 -060014#include <ns16550.h>
Tom Rini47f7bca2012-08-13 12:03:19 -070015#include <spl.h>
Chandan Nath5289e832011-10-14 02:58:26 +000016#include <asm/arch/cpu.h>
17#include <asm/arch/hardware.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000018#include <asm/arch/omap.h>
Chandan Nath5289e832011-10-14 02:58:26 +000019#include <asm/arch/ddr_defs.h>
20#include <asm/arch/clock.h>
Steve Sakoman3b971522012-06-04 05:35:34 +000021#include <asm/arch/gpio.h>
Jean-Jacques Hiblot0e6e67c2018-12-07 14:50:43 +010022#include <asm/arch/i2c.h>
Ilya Yanok8eb16b72012-11-06 13:06:30 +000023#include <asm/arch/mem.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000024#include <asm/arch/mmc_host_def.h>
Tom Rinidb7dd812012-07-31 10:50:01 -070025#include <asm/arch/sys_proto.h>
Chandan Nath5289e832011-10-14 02:58:26 +000026#include <asm/io.h>
Tom Rinifda35eb2012-07-03 08:51:34 -070027#include <asm/emif.h>
Tom Rini65d750b2012-07-31 08:55:01 -070028#include <asm/gpio.h>
Semen Protsenko00bbe962017-06-02 18:00:00 +030029#include <asm/omap_common.h>
Tom Rini973b6632012-07-30 16:13:10 -070030#include <i2c.h>
31#include <miiphy.h>
32#include <cpsw.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090033#include <linux/errno.h>
Tom Rini6a0d8032013-08-30 16:28:44 -040034#include <linux/compiler.h>
Ilya Yanok7df5cf32012-11-06 13:48:23 +000035#include <linux/usb/ch9.h>
36#include <linux/usb/gadget.h>
37#include <linux/usb/musb.h>
38#include <asm/omap_musb.h>
Tom Rini155d4242013-08-28 09:00:28 -040039#include <asm/davinci_rtc.h>
Chandan Nath5289e832011-10-14 02:58:26 +000040
41DECLARE_GLOBAL_DATA_PTR;
42
Tom Rini86277332017-05-16 14:46:35 -040043int dram_init(void)
44{
45#ifndef CONFIG_SKIP_LOWLEVEL_INIT
46 sdram_init();
47#endif
48
49 /* dram_init must store complete ramsize in gd->ram_size */
50 gd->ram_size = get_ram_size(
51 (void *)CONFIG_SYS_SDRAM_BASE,
52 CONFIG_MAX_RAM_BANK_SIZE);
53 return 0;
54}
55
56int dram_init_banksize(void)
57{
58 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
59 gd->bd->bi_dram[0].size = gd->ram_size;
60
61 return 0;
62}
63
Tom Rini75507d52015-12-06 11:09:59 -050064#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glass4119e062014-10-22 21:37:11 -060065static const struct ns16550_platdata am33xx_serial[] = {
Heiko Schocher17fa0322017-01-18 08:05:49 +010066 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
67 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini1480fdf2015-07-31 19:55:08 -040068# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher17fa0322017-01-18 08:05:49 +010069 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
70 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini1480fdf2015-07-31 19:55:08 -040071# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher17fa0322017-01-18 08:05:49 +010072 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
73 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
74 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
75 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
76 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
77 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
78 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
79 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glass4119e062014-10-22 21:37:11 -060080# endif
Tom Rini1480fdf2015-07-31 19:55:08 -040081# endif
Simon Glass4119e062014-10-22 21:37:11 -060082};
83
84U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini75507d52015-12-06 11:09:59 -050085 { "ns16550_serial", &am33xx_serial[0] },
Simon Glass4119e062014-10-22 21:37:11 -060086# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini75507d52015-12-06 11:09:59 -050087 { "ns16550_serial", &am33xx_serial[1] },
Simon Glass4119e062014-10-22 21:37:11 -060088# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini75507d52015-12-06 11:09:59 -050089 { "ns16550_serial", &am33xx_serial[2] },
90 { "ns16550_serial", &am33xx_serial[3] },
91 { "ns16550_serial", &am33xx_serial[4] },
92 { "ns16550_serial", &am33xx_serial[5] },
Simon Glass4119e062014-10-22 21:37:11 -060093# endif
94# endif
95};
Simon Glass4119e062014-10-22 21:37:11 -060096
Jean-Jacques Hiblot0e6e67c2018-12-07 14:50:43 +010097#ifdef CONFIG_DM_I2C
98static const struct omap_i2c_platdata am33xx_i2c[] = {
99 { I2C_BASE1, 100000, OMAP_I2C_REV_V2},
100 { I2C_BASE2, 100000, OMAP_I2C_REV_V2},
101 { I2C_BASE3, 100000, OMAP_I2C_REV_V2},
102};
103
104U_BOOT_DEVICES(am33xx_i2c) = {
105 { "i2c_omap", &am33xx_i2c[0] },
106 { "i2c_omap", &am33xx_i2c[1] },
107 { "i2c_omap", &am33xx_i2c[2] },
108};
109#endif
110
Tom Rini90345c92016-01-05 12:17:15 -0500111#ifdef CONFIG_DM_GPIO
112static const struct omap_gpio_platdata am33xx_gpio[] = {
113 { 0, AM33XX_GPIO0_BASE },
114 { 1, AM33XX_GPIO1_BASE },
115 { 2, AM33XX_GPIO2_BASE },
116 { 3, AM33XX_GPIO3_BASE },
117#ifdef CONFIG_AM43XX
118 { 4, AM33XX_GPIO4_BASE },
119 { 5, AM33XX_GPIO5_BASE },
120#endif
121};
122
123U_BOOT_DEVICES(am33xx_gpios) = {
124 { "gpio_omap", &am33xx_gpio[0] },
125 { "gpio_omap", &am33xx_gpio[1] },
126 { "gpio_omap", &am33xx_gpio[2] },
127 { "gpio_omap", &am33xx_gpio[3] },
128#ifdef CONFIG_AM43XX
129 { "gpio_omap", &am33xx_gpio[4] },
130 { "gpio_omap", &am33xx_gpio[5] },
131#endif
132};
133#endif
134#endif
Simon Glassd12010b2014-10-22 21:37:10 -0600135
Tom Rini1480fdf2015-07-31 19:55:08 -0400136#ifndef CONFIG_DM_GPIO
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500137static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini0a9e3402015-07-31 19:55:09 -0400138 { (void *)AM33XX_GPIO0_BASE },
139 { (void *)AM33XX_GPIO1_BASE },
140 { (void *)AM33XX_GPIO2_BASE },
141 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500142#ifdef CONFIG_AM43XX
Tom Rini0a9e3402015-07-31 19:55:09 -0400143 { (void *)AM33XX_GPIO4_BASE },
144 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500145#endif
Steve Sakoman3b971522012-06-04 05:35:34 +0000146};
147
148const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glassd12010b2014-10-22 21:37:10 -0600149#endif
150
Jean-Jacques Hiblotd5abcf92017-02-01 11:39:14 +0100151#if defined(CONFIG_MMC_OMAP_HS)
Peter Korsgaard75a23882012-10-18 01:21:10 +0000152int cpu_mmc_init(bd_t *bis)
Chandan Nath876bdd62012-01-09 20:38:58 +0000153{
Tom Rini0689a2e2012-08-08 10:31:08 -0700154 int ret;
Peter Korsgaard75a23882012-10-18 01:21:10 +0000155
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000156 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0689a2e2012-08-08 10:31:08 -0700157 if (ret)
158 return ret;
159
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000160 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nath876bdd62012-01-09 20:38:58 +0000161}
162#endif
Chandan Nath8a8f0842012-01-09 20:38:59 +0000163
Tero Kristo7619bad2018-03-17 13:32:52 +0530164/*
165 * RTC only with DDR in self-refresh mode magic value, checked against during
166 * boot to see if we have a valid config. This should be in sync with the value
167 * that will be in drivers/soc/ti/pm33xx.c.
168 */
169#define RTC_MAGIC_VAL 0x8cd0
170
171/* Board type field bit shift for RTC only with DDR in self-refresh mode */
172#define RTC_BOARD_TYPE_SHIFT 16
173
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000174/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowski95de1e22015-08-04 17:04:06 +0200175#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N19570222016-11-17 14:38:07 +0530176 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100177 (!CONFIG_IS_ENABLED(DM_USB) || !CONFIG_IS_ENABLED(OF_CONTROL)) && \
178 (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_MUSB_NEW_SUPPORT))
179
180static struct musb_hdrc_config musb_config = {
181 .multipoint = 1,
182 .dyn_fifo = 1,
183 .num_eps = 16,
184 .ram_bits = 12,
185};
186
187#if CONFIG_IS_ENABLED(DM_USB) && !CONFIG_IS_ENABLED(OF_CONTROL)
188static struct ti_musb_platdata usb0 = {
189 .base = (void *)USB0_OTG_BASE,
190 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl0,
191 .plat = {
192 .config = &musb_config,
193 .power = 50,
194 .platform_ops = &musb_dsps_ops,
195 },
196};
197
198static struct ti_musb_platdata usb1 = {
199 .base = (void *)USB1_OTG_BASE,
200 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl1,
201 .plat = {
202 .config = &musb_config,
203 .power = 50,
204 .platform_ops = &musb_dsps_ops,
205 },
206};
207
208U_BOOT_DEVICES(am33xx_usbs) = {
209#if CONFIG_AM335X_USB0_MODE == MUSB_PERIPHERAL
210 { "ti-musb-peripheral", &usb0 },
211#elif CONFIG_AM335X_USB0_MODE == MUSB_HOST
212 { "ti-musb-host", &usb0 },
213#endif
214#if CONFIG_AM335X_USB1_MODE == MUSB_PERIPHERAL
215 { "ti-musb-peripheral", &usb1 },
216#elif CONFIG_AM335X_USB1_MODE == MUSB_HOST
217 { "ti-musb-host", &usb1 },
218#endif
219};
220
221int arch_misc_init(void)
222{
223 return 0;
224}
225#else
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000226static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
227
228/* USB 2.0 PHY Control */
229#define CM_PHY_PWRDN (1 << 0)
230#define CM_PHY_OTG_PWRDN (1 << 1)
231#define OTGVDET_EN (1 << 19)
232#define OTGSESSENDEN (1 << 20)
233
234static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
235{
236 if (on) {
237 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
238 OTGVDET_EN | OTGSESSENDEN);
239 } else {
240 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
241 }
242}
243
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000244#ifdef CONFIG_AM335X_USB0
Mugunthan V N1cac34c2016-11-17 14:38:10 +0530245static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000246{
247 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
248}
249
250struct omap_musb_board_data otg0_board_data = {
251 .set_phy_power = am33xx_otg0_set_phy_power,
252};
253
254static struct musb_hdrc_platform_data otg0_plat = {
255 .mode = CONFIG_AM335X_USB0_MODE,
256 .config = &musb_config,
257 .power = 50,
258 .platform_ops = &musb_dsps_ops,
259 .board_data = &otg0_board_data,
260};
261#endif
262
263#ifdef CONFIG_AM335X_USB1
Mugunthan V N1cac34c2016-11-17 14:38:10 +0530264static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000265{
266 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
267}
268
269struct omap_musb_board_data otg1_board_data = {
270 .set_phy_power = am33xx_otg1_set_phy_power,
271};
272
273static struct musb_hdrc_platform_data otg1_plat = {
274 .mode = CONFIG_AM335X_USB1_MODE,
275 .config = &musb_config,
276 .power = 50,
277 .platform_ops = &musb_dsps_ops,
278 .board_data = &otg1_board_data,
279};
280#endif
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000281
282int arch_misc_init(void)
283{
284#ifdef CONFIG_AM335X_USB0
285 musb_register(&otg0_plat, &otg0_board_data,
Matt Porter81df2ba2013-03-15 10:07:02 +0000286 (void *)USB0_OTG_BASE);
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000287#endif
288#ifdef CONFIG_AM335X_USB1
289 musb_register(&otg1_plat, &otg1_board_data,
Matt Porter81df2ba2013-03-15 10:07:02 +0000290 (void *)USB1_OTG_BASE);
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000291#endif
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800292 return 0;
293}
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100294#endif
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800295
296#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
297
298int arch_misc_init(void)
299{
Mugunthan V N3aec2642016-11-17 14:38:09 +0530300 struct udevice *dev;
301 int ret;
302
303 ret = uclass_first_device(UCLASS_MISC, &dev);
304 if (ret || !dev)
305 return ret;
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530306
307#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
308 ret = usb_ether_init();
309 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900310 pr_err("USB ether init failed\n");
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530311 return ret;
312 }
313#endif
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800314
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000315 return 0;
316}
Heiko Schocher49f78362013-06-05 07:47:56 +0200317
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800318#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
319
Tom Rinid0e6d342014-04-09 08:25:57 -0400320#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tero Kristo7619bad2018-03-17 13:32:52 +0530321
322#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
323 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
324static void rtc32k_unlock(struct davinci_rtc *rtc)
325{
326 /*
327 * Unlock the RTC's registers. For more details please see the
328 * RTC_SS section of the TRM. In order to unlock we need to
329 * write these specific values (keys) in this order.
330 */
331 writel(RTC_KICK0R_WE, &rtc->kick0r);
332 writel(RTC_KICK1R_WE, &rtc->kick1r);
333}
334#endif
335
336#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
337/*
338 * Write contents of the RTC_SCRATCH1 register based on board type
339 * Two things are passed
340 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
341 * control gets to kernel, kernel reads the scratchpad register and gets to
342 * know that bootloader has rtc_only support.
343 *
344 * Second important thing is the board type (16:31). This is needed in the
345 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
346 * identify the board type and we go ahead and copy the board strings to
347 * am43xx_board_name.
348 */
349void update_rtc_magic(void)
350{
351 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
352 u32 magic = RTC_MAGIC_VAL;
353
354 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
355
356 rtc32k_unlock(rtc);
357
358 /* write magic */
359 writel(magic, &rtc->scratch1);
360}
361#endif
362
Tom Rini6a0d8032013-08-30 16:28:44 -0400363/*
Tom Rini196311d2014-05-21 12:57:22 -0400364 * In the case of non-SPL based booting we'll want to call these
365 * functions a tiny bit later as it will require gd to be set and cleared
366 * and that's not true in s_init in this case so we cannot do it there.
367 */
368int board_early_init_f(void)
369{
370 prcm_init();
371 set_mux_conf_regs();
Tero Kristo7619bad2018-03-17 13:32:52 +0530372#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
373 update_rtc_magic();
374#endif
Tom Rini196311d2014-05-21 12:57:22 -0400375 return 0;
376}
377
378/*
Tom Rini6a0d8032013-08-30 16:28:44 -0400379 * This function is the place to do per-board things such as ramp up the
380 * MPU clock frequency.
381 */
382__weak void am33xx_spl_board_init(void)
383{
384}
385
Heiko Schocher16678eb2013-11-04 14:05:00 +0100386#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530387static void rtc32k_enable(void)
Heiko Schocher49f78362013-06-05 07:47:56 +0200388{
Tom Rini155d4242013-08-28 09:00:28 -0400389 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher49f78362013-06-05 07:47:56 +0200390
Tero Kristo7619bad2018-03-17 13:32:52 +0530391 rtc32k_unlock(rtc);
Heiko Schocher49f78362013-06-05 07:47:56 +0200392
393 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
394 writel((1 << 3) | (1 << 6), &rtc->osc);
395}
Heiko Schocher16678eb2013-11-04 14:05:00 +0100396#endif
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200397
Heiko Schocher06604812013-07-30 10:48:54 +0530398static void uart_soft_reset(void)
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200399{
400 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
401 u32 regval;
402
403 regval = readl(&uart_base->uartsyscfg);
404 regval |= UART_RESET;
405 writel(regval, &uart_base->uartsyscfg);
406 while ((readl(&uart_base->uartsyssts) &
407 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
408 ;
409
410 /* Disable smart idle */
411 regval = readl(&uart_base->uartsyscfg);
412 regval |= UART_SMART_IDLE_EN;
413 writel(regval, &uart_base->uartsyscfg);
414}
Heiko Schocher06604812013-07-30 10:48:54 +0530415
416static void watchdog_disable(void)
417{
418 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
419
420 writel(0xAAAA, &wdtimer->wdtwspr);
421 while (readl(&wdtimer->wdtwwps) != 0x0)
422 ;
423 writel(0x5555, &wdtimer->wdtwspr);
424 while (readl(&wdtimer->wdtwwps) != 0x0)
425 ;
426}
Heiko Schocher06604812013-07-30 10:48:54 +0530427
Tero Kristo7619bad2018-03-17 13:32:52 +0530428#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
429/*
430 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
431 */
432static void rtc_only(void)
433{
434 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dill025a0d42018-03-20 12:23:00 +0530435 struct prm_device_inst *prm_device =
436 (struct prm_device_inst *)PRM_DEVICE_INST;
437
Tero Kristo7619bad2018-03-17 13:32:52 +0530438 u32 scratch1;
439 void (*resume_func)(void);
440
441 scratch1 = readl(&rtc->scratch1);
442
443 /*
444 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
445 * written to this register when we want to wake up from RTC only
446 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
447 * bits 0-15: RTC_MAGIC_VAL
448 * bits 16-31: board type (needed for sdram_init)
449 */
450 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
451 return;
452
453 rtc32k_unlock(rtc);
454
455 /* Clear RTC magic */
456 writel(0, &rtc->scratch1);
457
458 /*
459 * Update board type based on value stored on RTC_SCRATCH1, this
460 * is done so that we don't need to read the board type from eeprom
461 * over i2c bus which is expensive
462 */
463 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
464
Russ Dill025a0d42018-03-20 12:23:00 +0530465 /*
466 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
467 * are resuming from self-refresh. This avoids an unnecessary re-init
468 * of the DDR. The re-init takes time and we would need to wait for
469 * it to complete before accessing DDR to avoid L3 NOC errors.
470 */
471 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
472
Tero Kristo7619bad2018-03-17 13:32:52 +0530473 rtc_only_prcm_init();
474 sdram_init();
475
Russ Dill025a0d42018-03-20 12:23:00 +0530476 /* Disable EMIF_DEVOFF for normal operation and to exit self-refresh */
477 writel(0, &prm_device->emif_ctrl);
478
Tero Kristo7619bad2018-03-17 13:32:52 +0530479 resume_func = (void *)readl(&rtc->scratch0);
480 if (resume_func)
481 resume_func();
482}
483#endif
484
Heiko Schocher06604812013-07-30 10:48:54 +0530485void s_init(void)
486{
Tero Kristo7619bad2018-03-17 13:32:52 +0530487#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
488 rtc_only();
489#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530490}
491
492void early_system_init(void)
493{
Heiko Schocher06604812013-07-30 10:48:54 +0530494 /*
495 * The ROM will only have set up sufficient pinmux to allow for the
496 * first 4KiB NOR to be read, we must finish doing what we know of
497 * the NOR mux in this space in order to continue.
498 */
499#ifdef CONFIG_NOR_BOOT
500 enable_norboot_pin_mux();
501#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530502 watchdog_disable();
Heiko Schocher06604812013-07-30 10:48:54 +0530503 set_uart_mux_conf();
Lokesh Vutlab64a7cb2016-10-14 10:35:24 +0530504 setup_early_clocks();
Heiko Schocher06604812013-07-30 10:48:54 +0530505 uart_soft_reset();
Lokesh Vutla4bd754d2017-06-27 13:50:56 +0530506#ifdef CONFIG_SPL_BUILD
507 /*
508 * Save the boot parameters passed from romcode.
509 * We cannot delay the saving further than this,
510 * to prevent overwrites.
511 */
512 save_omap_boot_params();
513#endif
Lokesh Vutla878d8852017-05-05 13:45:28 +0530514#ifdef CONFIG_DEBUG_UART_OMAP
515 debug_uart_init();
516#endif
Jean-Jacques Hiblot2b30b382018-12-07 14:50:45 +0100517
Faiz Abbasb442e162018-01-24 14:44:49 +0530518#ifdef CONFIG_SPL_BUILD
519 spl_early_init();
520#endif
Jean-Jacques Hiblot2b30b382018-12-07 14:50:45 +0100521
522#ifdef CONFIG_TI_I2C_BOARD_DETECT
523 do_board_detect();
524#endif
525
Heiko Schocher16678eb2013-11-04 14:05:00 +0100526#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530527 /* Enable RTC32K clock */
528 rtc32k_enable();
Heiko Schocher16678eb2013-11-04 14:05:00 +0100529#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530530}
Lokesh Vutlac704a992016-10-14 10:35:23 +0530531
532#ifdef CONFIG_SPL_BUILD
533void board_init_f(ulong dummy)
534{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300535 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530536 early_system_init();
537 board_early_init_f();
538 sdram_init();
Lokesh Vutla86282792017-04-18 17:27:24 +0530539 /* dram_init must store complete ramsize in gd->ram_size */
540 gd->ram_size = get_ram_size(
541 (void *)CONFIG_SYS_SDRAM_BASE,
542 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlac704a992016-10-14 10:35:23 +0530543}
Tom Rinid73f38f2014-03-05 14:57:47 -0500544#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530545
546#endif
547
548int arch_cpu_init_dm(void)
549{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300550 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530551#ifndef CONFIG_SKIP_LOWLEVEL_INIT
552 early_system_init();
553#endif
554 return 0;
555}