blob: 818462eedee9413bae8ae525f4d1d77d1a56d812 [file] [log] [blame]
Stefan Roesec157d8e2005-08-01 16:41:48 +02001/*
Stefan Roese700200c2007-01-30 17:04:19 +01002 * (C) Copyright 2005-2007
Stefan Roese84286382005-08-11 18:03:14 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
Stefan Roesec157d8e2005-08-01 16:41:48 +02004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
Stefan Roese700200c2007-01-30 17:04:19 +010025 * yosemite.h - configuration for Yosemite & Yellowstone boards
Stefan Roesec157d8e2005-08-01 16:41:48 +020026 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese700200c2007-01-30 17:04:19 +010033/* This config file is used for Yosemite (440EP) and Yellowstone (440GR)*/
34#ifndef CONFIG_YELLOWSTONE
35#define CONFIG_YOSEMITE 1 /* Board is Yosemite */
36#define CONFIG_440EP 1 /* Specific PPC440EP support */
37#define CONFIG_HOSTNAME yosemite
38#else
39#define CONFIG_440GR 1 /* Specific PPC440GR support */
40#define CONFIG_HOSTNAME yellowstone
41#endif
42#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roesec157d8e2005-08-01 16:41:48 +020043#define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */
44
Stefan Roese84286382005-08-11 18:03:14 +020045#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
46#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
Stefan Roesef3443862006-10-07 11:30:52 +020047#define CONFIG_BOARD_RESET 1 /* call board_reset() */
Stefan Roese84286382005-08-11 18:03:14 +020048
Stefan Roesec157d8e2005-08-01 16:41:48 +020049/*-----------------------------------------------------------------------
50 * Base addresses -- Note these are effective addresses where the
51 * actual resources get mapped (not physical addresses)
52 *----------------------------------------------------------------------*/
Stefan Roese84286382005-08-11 18:03:14 +020053#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
54#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
55#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
56#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
57#define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
58#define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
59#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
60#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
61#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
Stefan Roesec157d8e2005-08-01 16:41:48 +020062
63/*Don't change either of these*/
Stefan Roese84286382005-08-11 18:03:14 +020064#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
65#define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roesec157d8e2005-08-01 16:41:48 +020066/*Don't change either of these*/
67
Stefan Roese84286382005-08-11 18:03:14 +020068#define CFG_USB_DEVICE 0x50000000
69#define CFG_NVRAM_BASE_ADDR 0x80000000
70#define CFG_BCSR_BASE (CFG_NVRAM_BASE_ADDR | 0x2000)
71#define CFG_BOOT_BASE_ADDR 0xf0000000
Stefan Roesec157d8e2005-08-01 16:41:48 +020072
73/*-----------------------------------------------------------------------
74 * Initial RAM & stack pointer (placed in SDRAM)
75 *----------------------------------------------------------------------*/
Stefan Roese887e2ec2006-09-07 11:51:23 +020076#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
Stefan Roese84286382005-08-11 18:03:14 +020077#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
78#define CFG_INIT_RAM_END (8 << 10)
79#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
Stefan Roesec157d8e2005-08-01 16:41:48 +020080#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
81#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
82
Stefan Roesec157d8e2005-08-01 16:41:48 +020083/*-----------------------------------------------------------------------
84 * Serial Port
85 *----------------------------------------------------------------------*/
Stefan Roesec157d8e2005-08-01 16:41:48 +020086#define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese84286382005-08-11 18:03:14 +020087#define CONFIG_BAUDRATE 115200
88#define CONFIG_SERIAL_MULTI 1
Stefan Roesec157d8e2005-08-01 16:41:48 +020089/*define this if you want console on UART1*/
90#undef CONFIG_UART1_CONSOLE
91
92#define CFG_BAUDRATE_TABLE \
93 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
94
95/*-----------------------------------------------------------------------
Stefan Roese84286382005-08-11 18:03:14 +020096 * Environment
Stefan Roesec157d8e2005-08-01 16:41:48 +020097 *----------------------------------------------------------------------*/
Stefan Roese84286382005-08-11 18:03:14 +020098/*
99 * Define here the location of the environment variables (FLASH or EEPROM).
100 * Note: DENX encourages to use redundant environment in FLASH.
101 */
102#if 1
103#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
104#else
105#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
106#endif
Stefan Roesec157d8e2005-08-01 16:41:48 +0200107
108/*-----------------------------------------------------------------------
109 * FLASH related
110 *----------------------------------------------------------------------*/
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200111#define CFG_FLASH_CFI /* The flash is CFI compatible */
112#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
113#define CFG_FLASH_CFI_AMD_RESET 1 /* AMD RESET for STM 29W320DB! */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200114
115#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
116#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
117
118#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
119#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
120
Stefan Roese278bc4b2006-05-10 15:06:58 +0200121#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
122
Stefan Roesec157d8e2005-08-01 16:41:48 +0200123#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese84286382005-08-11 18:03:14 +0200124
125#ifdef CFG_ENV_IS_IN_FLASH
126#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
127#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
128#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
129
130/* Address and size of Redundant Environment Sector */
131#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
132#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
133#endif /* CFG_ENV_IS_IN_FLASH */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200134
135/*-----------------------------------------------------------------------
136 * DDR SDRAM
137 *----------------------------------------------------------------------*/
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200138#undef CONFIG_SPD_EEPROM /* Don't use SPD EEPROM for setup */
Stefan Roese84286382005-08-11 18:03:14 +0200139#define CFG_KBYTES_SDRAM (128 * 1024) /* 128MB */
140#define CFG_SDRAM_BANKS (2)
141
Stefan Roesec157d8e2005-08-01 16:41:48 +0200142
143/*-----------------------------------------------------------------------
144 * I2C
145 *----------------------------------------------------------------------*/
146#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
147#undef CONFIG_SOFT_I2C /* I2C bit-banged */
148#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
149#define CFG_I2C_SLAVE 0x7F
150
Stefan Roesec157d8e2005-08-01 16:41:48 +0200151#define CFG_I2C_MULTI_EEPROMS
Stefan Roesec157d8e2005-08-01 16:41:48 +0200152#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
153#define CFG_I2C_EEPROM_ADDR_LEN 1
154#define CFG_EEPROM_PAGE_WRITE_ENABLE
155#define CFG_EEPROM_PAGE_WRITE_BITS 3
156#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
157
Stefan Roese84286382005-08-11 18:03:14 +0200158#ifdef CFG_ENV_IS_IN_EEPROM
159#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
160#define CFG_ENV_OFFSET 0x0
161#endif /* CFG_ENV_IS_IN_EEPROM */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200162
Stefan Roese84286382005-08-11 18:03:14 +0200163#define CONFIG_PREBOOT "echo;" \
164 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
165 "echo"
166
167#undef CONFIG_BOOTARGS
168
Stefan Roese700200c2007-01-30 17:04:19 +0100169/* Setup some board specific values for the default environment variables */
170#ifndef CONFIG_YELLOWSTONE
171#define CONFIG_HOSTNAME yosemite
172#define CFG_BOOTFILE "bootfile=/tftpboot/yosemite/uImage\0"
173#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
174#else
175#define CONFIG_HOSTNAME yellowstone
176#define CFG_BOOTFILE "bootfile=/tftpboot/yellowstone/uImage\0"
177#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0"
178#endif
179
Stefan Roese84286382005-08-11 18:03:14 +0200180#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese700200c2007-01-30 17:04:19 +0100181 CFG_BOOTFILE \
182 CFG_ROOTPATH \
Stefan Roese84286382005-08-11 18:03:14 +0200183 "netdev=eth0\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200184 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100185 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200186 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100187 "addip=setenv bootargs ${bootargs} " \
188 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
189 ":${hostname}:${netdev}:off panic=1\0" \
190 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese84286382005-08-11 18:03:14 +0200191 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100192 "bootm ${kernel_addr}\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200193 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100194 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
195 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese84286382005-08-11 18:03:14 +0200196 "bootm\0" \
Stefan Roese700200c2007-01-30 17:04:19 +0100197 "bootfile=/tftpboot/${hostname}/uImage\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200198 "kernel_addr=fc000000\0" \
Stefan Roese56ced702006-05-15 15:11:20 +0200199 "ramdisk_addr=fc180000\0" \
Stefan Roese700200c2007-01-30 17:04:19 +0100200 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
Stefan Roese84286382005-08-11 18:03:14 +0200201 "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \
Stefan Roese700200c2007-01-30 17:04:19 +0100202 "cp.b 200000 fff80000 80000;" \
Stefan Roese84286382005-08-11 18:03:14 +0200203 "setenv filesize;saveenv\0" \
204 "upd=run load;run update\0" \
205 ""
206#define CONFIG_BOOTCOMMAND "run flash_self"
207
208#if 0
209#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
210#else
211#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
212#endif
213
214#define CONFIG_BAUDRATE 115200
215
216#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200217#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
218
Stefan Roese84286382005-08-11 18:03:14 +0200219#define CONFIG_MII 1 /* MII PHY management */
220#define CONFIG_NET_MULTI 1 /* required for netconsole */
221#define CONFIG_PHY1_ADDR 3
Stefan Roesec157d8e2005-08-01 16:41:48 +0200222#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
223#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200224
Stefan Roese1e25f952005-10-20 16:34:28 +0200225#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
226
227#define CONFIG_NETCONSOLE /* include NetConsole support */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200228
229/* Partitions */
230#define CONFIG_MAC_PARTITION
231#define CONFIG_DOS_PARTITION
232#define CONFIG_ISO_PARTITION
233
Stefan Roese846b0dd2005-08-08 12:42:22 +0200234#ifdef CONFIG_440EP
Stefan Roesec157d8e2005-08-01 16:41:48 +0200235/* USB */
236#define CONFIG_USB_OHCI
237#define CONFIG_USB_STORAGE
238
Stefan Roese700200c2007-01-30 17:04:19 +0100239/* Comment this out to enable USB 1.1 device */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200240#define USB_2_0_DEVICE
Stefan Roese700200c2007-01-30 17:04:19 +0100241
242#define CMD_USB (CFG_CMD_USB | CFG_CMD_FAT | CFG_CMD_EXT2)
243
244#define CONFIG_SUPPORT_VFAT
245#else
246#define CMD_USB 0 /* no USB on 440GR */
247#endif /* CONFIG_440EP */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200248
249#ifdef DEBUG
250#define CONFIG_PANIC_HANG
251#else
252#define CONFIG_HW_WATCHDOG /* watchdog */
253#endif
254
Stefan Roese84286382005-08-11 18:03:14 +0200255#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
256 CFG_CMD_ASKENV | \
257 CFG_CMD_DHCP | \
258 CFG_CMD_DIAG | \
259 CFG_CMD_ELF | \
Stefan Roese4f92ed52006-08-07 14:33:32 +0200260 CFG_CMD_EEPROM | \
Stefan Roese84286382005-08-11 18:03:14 +0200261 CFG_CMD_I2C | \
262 CFG_CMD_IRQ | \
263 CFG_CMD_MII | \
264 CFG_CMD_NET | \
265 CFG_CMD_NFS | \
266 CFG_CMD_PCI | \
267 CFG_CMD_PING | \
268 CFG_CMD_REGINFO | \
269 CFG_CMD_SDRAM | \
Stefan Roese700200c2007-01-30 17:04:19 +0100270 CMD_USB)
Stefan Roese3b6748e2005-10-14 15:37:34 +0200271
Stefan Roesec157d8e2005-08-01 16:41:48 +0200272/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
273#include <cmd_confdefs.h>
274
275/*
276 * Miscellaneous configurable options
277 */
278#define CFG_LONGHELP /* undef to save memory */
Stefan Roese84286382005-08-11 18:03:14 +0200279#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200280#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Stefan Roese84286382005-08-11 18:03:14 +0200281#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200282#else
Stefan Roese84286382005-08-11 18:03:14 +0200283#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200284#endif
Stefan Roese84286382005-08-11 18:03:14 +0200285#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
286#define CFG_MAXARGS 16 /* max number of command args */
287#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200288
Stefan Roese84286382005-08-11 18:03:14 +0200289#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
290#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200291
292#define CFG_LOAD_ADDR 0x100000 /* default load address */
Stefan Roese84286382005-08-11 18:03:14 +0200293#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
294#define CONFIG_LYNXKDI 1 /* support kdi files */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200295
Stefan Roese84286382005-08-11 18:03:14 +0200296#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200297
Stefan Roese4f92ed52006-08-07 14:33:32 +0200298#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
299#define CONFIG_LOOPW 1 /* enable loopw command */
300#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
301#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
302#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
303
Stefan Roesec157d8e2005-08-01 16:41:48 +0200304/*-----------------------------------------------------------------------
305 * PCI stuff
306 *-----------------------------------------------------------------------
307 */
308/* General PCI */
Stefan Roese84286382005-08-11 18:03:14 +0200309#define CONFIG_PCI /* include pci support */
310#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
311#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
312#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
Stefan Roesec157d8e2005-08-01 16:41:48 +0200313
314/* Board-specific PCI */
Stefan Roese84286382005-08-11 18:03:14 +0200315#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200316#define CFG_PCI_TARGET_INIT
317#define CFG_PCI_MASTER_INIT
318
Stefan Roese84286382005-08-11 18:03:14 +0200319#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
320#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200321
322/*
323 * For booting Linux, the board info and command line data
324 * have to be in the first 8 MB of memory, since this is
325 * the maximum mapped by the Linux kernel during initialization.
326 */
327#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese84286382005-08-11 18:03:14 +0200328
Stefan Roesec157d8e2005-08-01 16:41:48 +0200329/*-----------------------------------------------------------------------
Stefan Roese36adff32007-01-13 07:59:19 +0100330 * External Bus Controller (EBC) Setup
331 *----------------------------------------------------------------------*/
332#define CFG_FLASH CFG_FLASH_BASE
333#define CFG_CPLD 0x80000000
334
335/* Memory Bank 0 (NOR-FLASH) initialization */
336#define CFG_EBC_PB0AP 0x03017300
337#define CFG_EBC_PB0CR (CFG_FLASH | 0xda000)
338
339/* Memory Bank 2 (CPLD) initialization */
340#define CFG_EBC_PB2AP 0x04814500
341#define CFG_EBC_PB2CR (CFG_CPLD | 0x18000)
342
343/*-----------------------------------------------------------------------
Stefan Roesec157d8e2005-08-01 16:41:48 +0200344 * Cache Configuration
345 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200346#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200347#define CFG_CACHELINE_SIZE 32 /* ... */
348#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
349#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
350#endif
351
352/*
353 * Internal Definitions
354 *
355 * Boot Flags
356 */
357#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
358#define BOOTFLAG_WARM 0x02 /* Software reboot */
359
360#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
361#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
362#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
363#endif
Stefan Roese84286382005-08-11 18:03:14 +0200364
Stefan Roesec157d8e2005-08-01 16:41:48 +0200365#endif /* __CONFIG_H */