blob: 65da3d7009b47283409f8fb9247ce31e309a0bde [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Gala129ba612008-08-12 11:13:08 -05002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05004 */
5
6/*
7 * mpc8572ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Gala509c4c42010-05-21 04:05:14 -050013#include "../board/freescale/common/ics307_clk.h"
14
Kumar Gala7a577fd2011-01-12 02:48:53 -060015#ifndef CONFIG_RESET_VECTOR_ADDRESS
16#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
17#endif
18
Kumar Galacb14e932010-11-12 08:22:01 -060019#ifndef CONFIG_SYS_MONITOR_BASE
20#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
21#endif
22
Kumar Gala129ba612008-08-12 11:13:08 -050023/* High Level Configuration Options */
Kumar Gala129ba612008-08-12 11:13:08 -050024
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040025#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
26#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
27#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala129ba612008-08-12 11:13:08 -050028#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000029#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala0151cba2008-10-21 11:33:58 -050030#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala129ba612008-08-12 11:13:08 -050031
Kumar Gala129ba612008-08-12 11:13:08 -050032#define CONFIG_ENV_OVERWRITE
33
Kumar Gala509c4c42010-05-21 04:05:14 -050034#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
35#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wang4ca06602008-10-03 12:37:41 -040036#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala129ba612008-08-12 11:13:08 -050037
38/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
41#define CONFIG_L2_CACHE /* toggle L2 cache */
42#define CONFIG_BTB /* toggle branch predition */
Kumar Gala129ba612008-08-12 11:13:08 -050043
44#define CONFIG_ENABLE_36BIT_PHYS 1
45
Kumar Gala18af1c52009-01-23 14:22:14 -060046#ifdef CONFIG_PHYS_64BIT
47#define CONFIG_ADDR_MAP 1
48#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
49#endif
50
Kumar Gala129ba612008-08-12 11:13:08 -050051/*
Kumar Galacb14e932010-11-12 08:22:01 -060052 * Config the L2 Cache as L2 SRAM
53 */
54#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
55#ifdef CONFIG_PHYS_64BIT
56#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
57#else
58#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
59#endif
60#define CONFIG_SYS_L2_SIZE (512 << 10)
61#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
62
Timur Tabie46fedf2011-08-04 18:03:41 -050063#define CONFIG_SYS_CCSRBAR 0xffe00000
64#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala129ba612008-08-12 11:13:08 -050065
Kumar Gala8d22ddc2011-11-09 09:10:49 -060066#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050067#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Galacb14e932010-11-12 08:22:01 -060068#endif
69
Kumar Gala129ba612008-08-12 11:13:08 -050070/* DDR Setup */
Kumar Galaf8523cb2009-02-06 09:56:35 -060071#define CONFIG_VERY_BIG_RAM
Kumar Gala129ba612008-08-12 11:13:08 -050072#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
73#define CONFIG_DDR_SPD
Kumar Gala129ba612008-08-12 11:13:08 -050074
York Sund34897d2011-01-25 21:51:29 -080075#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080076#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala129ba612008-08-12 11:13:08 -050077#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala129ba612008-08-12 11:13:08 -050081
Kumar Gala129ba612008-08-12 11:13:08 -050082#define CONFIG_DIMM_SLOTS_PER_CTLR 1
83#define CONFIG_CHIP_SELECTS_PER_CTRL 2
84
85/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala129ba612008-08-12 11:13:08 -050087#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
88#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
89
90/* These are used when DDR doesn't use SPD. */
Dave Liudc889e82008-11-28 20:16:58 +080091#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
92#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
93#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
94#define CONFIG_SYS_DDR_TIMING_3 0x00020000
95#define CONFIG_SYS_DDR_TIMING_0 0x00260802
96#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
97#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
98#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800100#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liudc889e82008-11-28 20:16:58 +0800102#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
103#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800105#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
106#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala129ba612008-08-12 11:13:08 -0500107
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
109#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
110#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala129ba612008-08-12 11:13:08 -0500111
112/*
Kumar Gala129ba612008-08-12 11:13:08 -0500113 * Make sure required options are set
114 */
115#ifndef CONFIG_SPD_EEPROM
116#error ("CONFIG_SPD_EEPROM is required")
117#endif
118
119#undef CONFIG_CLOCKS_IN_MHZ
120
121/*
122 * Memory map
123 *
124 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
125 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
126 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
127 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
128 *
129 * Localbus cacheable (TBD)
130 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
131 *
132 * Localbus non-cacheable
133 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
134 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100135 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala129ba612008-08-12 11:13:08 -0500136 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
137 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
138 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
139 */
140
141/*
142 * Local Bus Definitions
143 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala18af1c52009-01-23 14:22:14 -0600145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
147#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600148#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600149#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500150
Kumar Galacb14e932010-11-12 08:22:01 -0600151#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000152 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Galacb14e932010-11-12 08:22:01 -0600153#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500154
Kumar Galac953ddf2008-12-02 14:19:34 -0600155#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
156#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500157
Kumar Gala18af1c52009-01-23 14:22:14 -0600158#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala129ba612008-08-12 11:13:08 -0500160#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
161
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
163#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
164#undef CONFIG_SYS_FLASH_CHECKSUM
165#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
166#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala129ba612008-08-12 11:13:08 -0500167
Kumar Galacb14e932010-11-12 08:22:01 -0600168#undef CONFIG_SYS_RAMBOOT
Kumar Gala129ba612008-08-12 11:13:08 -0500169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_EMPTY_INFO
171#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala129ba612008-08-12 11:13:08 -0500172
Kumar Gala558710b2010-11-19 08:53:25 -0600173#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala129ba612008-08-12 11:13:08 -0500174#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
175#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala18af1c52009-01-23 14:22:14 -0600176#ifdef CONFIG_PHYS_64BIT
177#define PIXIS_BASE_PHYS 0xfffdf0000ull
178#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600179#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600180#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500181
Kumar Gala52b565f2008-12-02 14:19:33 -0600182#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala129ba612008-08-12 11:13:08 -0500184
185#define PIXIS_ID 0x0 /* Board ID at offset 0 */
186#define PIXIS_VER 0x1 /* Board version at offset 1 */
187#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
188#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
189#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
190#define PIXIS_PWR 0x5 /* PIXIS Power status register */
191#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
192#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
193#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
194#define PIXIS_VCTL 0x10 /* VELA Control Register */
195#define PIXIS_VSTAT 0x11 /* VELA Status Register */
196#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
197#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
198#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
199#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500200#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
201#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
202#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
203#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
204#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500205#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
206#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
207#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
208#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
209#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
210#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
211#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
212#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
213#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
214#define PIXIS_VWATCH 0x24 /* Watchdog Register */
215#define PIXIS_LED 0x25 /* LED Register */
216
Kumar Galacb14e932010-11-12 08:22:01 -0600217#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
218
Kumar Gala129ba612008-08-12 11:13:08 -0500219/* old pixis referenced names */
220#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
221#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yu7e183ca2008-10-10 11:40:59 +0800223#define PIXIS_VSPEED2_TSEC1SER 0x8
224#define PIXIS_VSPEED2_TSEC2SER 0x4
225#define PIXIS_VSPEED2_TSEC3SER 0x2
226#define PIXIS_VSPEED2_TSEC4SER 0x1
227#define PIXIS_VCFGEN1_TSEC1SER 0x20
228#define PIXIS_VCFGEN1_TSEC2SER 0x20
229#define PIXIS_VCFGEN1_TSEC3SER 0x20
230#define PIXIS_VCFGEN1_TSEC4SER 0x20
231#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
232 | PIXIS_VSPEED2_TSEC2SER \
233 | PIXIS_VSPEED2_TSEC3SER \
234 | PIXIS_VSPEED2_TSEC4SER)
235#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
236 | PIXIS_VCFGEN1_TSEC2SER \
237 | PIXIS_VCFGEN1_TSEC3SER \
238 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala129ba612008-08-12 11:13:08 -0500239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_INIT_RAM_LOCK 1
241#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200242#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala129ba612008-08-12 11:13:08 -0500243
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200244#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500246
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
248#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala129ba612008-08-12 11:13:08 -0500249
Kumar Galacb14e932010-11-12 08:22:01 -0600250#ifndef CONFIG_NAND_SPL
Haiying Wangc013b742008-10-29 13:32:59 -0400251#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600252#ifdef CONFIG_PHYS_64BIT
253#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
254#else
Haiying Wangc013b742008-10-29 13:32:59 -0400255#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600256#endif
Kumar Galacb14e932010-11-12 08:22:01 -0600257#else
258#define CONFIG_SYS_NAND_BASE 0xfff00000
259#ifdef CONFIG_PHYS_64BIT
260#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
261#else
262#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
263#endif
264#endif
265
Haiying Wangc013b742008-10-29 13:32:59 -0400266#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
267 CONFIG_SYS_NAND_BASE + 0x40000, \
268 CONFIG_SYS_NAND_BASE + 0x80000,\
269 CONFIG_SYS_NAND_BASE + 0xC0000}
270#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100271#define CONFIG_NAND_FSL_ELBC 1
Haiying Wangc013b742008-10-29 13:32:59 -0400272#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530273#define CONFIG_SYS_NAND_MAX_OOBFREE 5
274#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wangc013b742008-10-29 13:32:59 -0400275
Kumar Galacb14e932010-11-12 08:22:01 -0600276/* NAND boot: 4K NAND loader config */
277#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
278#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
279#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
280#define CONFIG_SYS_NAND_U_BOOT_START \
281 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
282#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
283#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
284#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
285
Haiying Wangc013b742008-10-29 13:32:59 -0400286/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500287#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100288 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
289 | BR_PS_8 /* Port Size = 8 bit */ \
290 | BR_MS_FCM /* MSEL = FCM */ \
291 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500292#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100293 | OR_FCM_PGS /* Large Page*/ \
294 | OR_FCM_CSCT \
295 | OR_FCM_CST \
296 | OR_FCM_CHT \
297 | OR_FCM_SCY_1 \
298 | OR_FCM_TRLX \
299 | OR_FCM_EHTR)
Haiying Wangc013b742008-10-29 13:32:59 -0400300
Kumar Galacb14e932010-11-12 08:22:01 -0600301#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
302#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500303#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
304#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000305#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100306 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
307 | BR_PS_8 /* Port Size = 8 bit */ \
308 | BR_MS_FCM /* MSEL = FCM */ \
309 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500310#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000311#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100312 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
313 | BR_PS_8 /* Port Size = 8 bit */ \
314 | BR_MS_FCM /* MSEL = FCM */ \
315 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500316#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400317
Timur Tabi7ee41102012-07-06 07:39:26 +0000318#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100319 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
320 | BR_PS_8 /* Port Size = 8 bit */ \
321 | BR_MS_FCM /* MSEL = FCM */ \
322 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500323#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400324
Kumar Gala129ba612008-08-12 11:13:08 -0500325/* Serial Port - controlled on board with jumper J8
326 * open - index 2
327 * shorted - index 1
328 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_NS16550_SERIAL
330#define CONFIG_SYS_NS16550_REG_SIZE 1
331#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galacb14e932010-11-12 08:22:01 -0600332#ifdef CONFIG_NAND_SPL
333#define CONFIG_NS16550_MIN_FUNCTIONS
334#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500335
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala129ba612008-08-12 11:13:08 -0500337 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
340#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala129ba612008-08-12 11:13:08 -0500341
Kumar Gala129ba612008-08-12 11:13:08 -0500342/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200343#define CONFIG_SYS_I2C
344#define CONFIG_SYS_I2C_FSL
345#define CONFIG_SYS_FSL_I2C_SPEED 400000
346#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
347#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
348#define CONFIG_SYS_FSL_I2C2_SPEED 400000
349#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
350#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
351#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala129ba612008-08-12 11:13:08 -0500353
354/*
Haiying Wang445a7b32008-10-03 11:47:30 -0400355 * I2C2 EEPROM
356 */
357#define CONFIG_ID_EEPROM
358#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang445a7b32008-10-03 11:47:30 -0400360#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
362#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
363#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang445a7b32008-10-03 11:47:30 -0400364
365/*
Kumar Gala129ba612008-08-12 11:13:08 -0500366 * General PCI
367 * Memory space is mapped 1-1, but I/O space must start from 0.
368 */
369
Kumar Gala129ba612008-08-12 11:13:08 -0500370/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600371#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600372#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600373#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500374#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600375#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
376#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600377#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600378#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600379#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600381#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600382#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600383#ifdef CONFIG_PHYS_64BIT
384#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
385#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600387#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500389
390/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600391#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600392#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600393#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500394#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600395#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
396#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600397#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600398#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600399#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600401#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600402#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600403#ifdef CONFIG_PHYS_64BIT
404#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
405#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Gala18af1c52009-01-23 14:22:14 -0600407#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500409
410/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600411#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600412#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600413#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500414#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600415#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
416#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600417#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600418#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600419#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600421#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600422#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600423#ifdef CONFIG_PHYS_64BIT
424#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
425#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Gala18af1c52009-01-23 14:22:14 -0600427#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500429
430#if defined(CONFIG_PCI)
431
432/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600433#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala129ba612008-08-12 11:13:08 -0500434
435/* video */
Kumar Gala129ba612008-08-12 11:13:08 -0500436
437#if defined(CONFIG_VIDEO)
438#define CONFIG_BIOSEMU
Kumar Gala129ba612008-08-12 11:13:08 -0500439#define CONFIG_ATI_RADEON_FB
440#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500442#endif
443
Kumar Gala129ba612008-08-12 11:13:08 -0500444#undef CONFIG_EEPRO100
445#undef CONFIG_TULIP
Kumar Gala129ba612008-08-12 11:13:08 -0500446
Kumar Gala129ba612008-08-12 11:13:08 -0500447#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600448 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
449 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala129ba612008-08-12 11:13:08 -0500450 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
451#endif
452
453#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Gala129ba612008-08-12 11:13:08 -0500454
455#ifdef CONFIG_SCSI_AHCI
456#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
458#define CONFIG_SYS_SCSI_MAX_LUN 1
459#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
Kumar Gala129ba612008-08-12 11:13:08 -0500460#endif /* SCSI */
461
462#endif /* CONFIG_PCI */
463
Kumar Gala129ba612008-08-12 11:13:08 -0500464#if defined(CONFIG_TSEC_ENET)
465
Kumar Gala129ba612008-08-12 11:13:08 -0500466#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
467#define CONFIG_TSEC1 1
468#define CONFIG_TSEC1_NAME "eTSEC1"
469#define CONFIG_TSEC2 1
470#define CONFIG_TSEC2_NAME "eTSEC2"
471#define CONFIG_TSEC3 1
472#define CONFIG_TSEC3_NAME "eTSEC3"
473#define CONFIG_TSEC4 1
474#define CONFIG_TSEC4_NAME "eTSEC4"
475
Liu Yu7e183ca2008-10-10 11:40:59 +0800476#define CONFIG_PIXIS_SGMII_CMD
477#define CONFIG_FSL_SGMII_RISER 1
478#define SGMII_RISER_PHY_OFFSET 0x1c
479
480#ifdef CONFIG_FSL_SGMII_RISER
481#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
482#endif
483
Kumar Gala129ba612008-08-12 11:13:08 -0500484#define TSEC1_PHY_ADDR 0
485#define TSEC2_PHY_ADDR 1
486#define TSEC3_PHY_ADDR 2
487#define TSEC4_PHY_ADDR 3
488
489#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
490#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
491#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
492#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
493
494#define TSEC1_PHYIDX 0
495#define TSEC2_PHYIDX 0
496#define TSEC3_PHYIDX 0
497#define TSEC4_PHYIDX 0
498
499#define CONFIG_ETHPRIME "eTSEC1"
Kumar Gala129ba612008-08-12 11:13:08 -0500500#endif /* CONFIG_TSEC_ENET */
501
502/*
503 * Environment
504 */
Kumar Galacb14e932010-11-12 08:22:01 -0600505
Kumar Gala129ba612008-08-12 11:13:08 -0500506#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala129ba612008-08-12 11:13:08 -0500508
509/*
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800510 * USB
511 */
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800512
Tom Rini8850c5d2017-05-12 22:33:27 -0400513#ifdef CONFIG_USB_EHCI_HCD
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800514#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800515#define CONFIG_PCI_EHCI_DEVICE 0
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800516#endif
517
Kumar Gala129ba612008-08-12 11:13:08 -0500518#undef CONFIG_WATCHDOG /* watchdog disabled */
519
520/*
521 * Miscellaneous configurable options
522 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200523#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala129ba612008-08-12 11:13:08 -0500524
525/*
526 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500527 * have to be in the first 64 MB of memory, since this is
Kumar Gala129ba612008-08-12 11:13:08 -0500528 * the maximum mapped by the Linux kernel during initialization.
529 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500530#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
531#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala129ba612008-08-12 11:13:08 -0500532
Kumar Gala129ba612008-08-12 11:13:08 -0500533#if defined(CONFIG_CMD_KGDB)
534#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala129ba612008-08-12 11:13:08 -0500535#endif
536
537/*
538 * Environment Configuration
539 */
Kumar Gala129ba612008-08-12 11:13:08 -0500540#if defined(CONFIG_TSEC_ENET)
541#define CONFIG_HAS_ETH0
Kumar Gala129ba612008-08-12 11:13:08 -0500542#define CONFIG_HAS_ETH1
Kumar Gala129ba612008-08-12 11:13:08 -0500543#define CONFIG_HAS_ETH2
Kumar Gala129ba612008-08-12 11:13:08 -0500544#define CONFIG_HAS_ETH3
Kumar Gala129ba612008-08-12 11:13:08 -0500545#endif
546
547#define CONFIG_IPADDR 192.168.1.254
548
Mario Six5bc05432018-03-28 14:38:20 +0200549#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000550#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000551#define CONFIG_BOOTFILE "uImage"
Kumar Gala129ba612008-08-12 11:13:08 -0500552#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
553
554#define CONFIG_SERVERIP 192.168.1.1
555#define CONFIG_GATEWAYIP 192.168.1.1
556#define CONFIG_NETMASK 255.255.255.0
557
558/* default location for tftp and bootm */
559#define CONFIG_LOADADDR 1000000
560
Kumar Gala129ba612008-08-12 11:13:08 -0500561#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia238e1462012-12-20 19:36:12 +0000562"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200563"netdev=eth0\0" \
564"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
565"tftpflash=tftpboot $loadaddr $uboot; " \
566 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
567 " +$filesize; " \
568 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
569 " +$filesize; " \
570 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
571 " $filesize; " \
572 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
573 " +$filesize; " \
574 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
575 " $filesize\0" \
576"consoledev=ttyS0\0" \
577"ramdiskaddr=2000000\0" \
578"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500579"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200580"fdtfile=8572ds/mpc8572ds.dtb\0" \
581"bdev=sda3\0"
Kumar Gala129ba612008-08-12 11:13:08 -0500582
583#define CONFIG_HDBOOT \
584 "setenv bootargs root=/dev/$bdev rw " \
585 "console=$consoledev,$baudrate $othbootargs;" \
586 "tftp $loadaddr $bootfile;" \
587 "tftp $fdtaddr $fdtfile;" \
588 "bootm $loadaddr - $fdtaddr"
589
590#define CONFIG_NFSBOOTCOMMAND \
591 "setenv bootargs root=/dev/nfs rw " \
592 "nfsroot=$serverip:$rootpath " \
593 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
594 "console=$consoledev,$baudrate $othbootargs;" \
595 "tftp $loadaddr $bootfile;" \
596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr - $fdtaddr"
598
599#define CONFIG_RAMBOOTCOMMAND \
600 "setenv bootargs root=/dev/ram rw " \
601 "console=$consoledev,$baudrate $othbootargs;" \
602 "tftp $ramdiskaddr $ramdiskfile;" \
603 "tftp $loadaddr $bootfile;" \
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr $ramdiskaddr $fdtaddr"
606
607#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
608
609#endif /* __CONFIG_H */