blob: e7215b1907c3c99b71c6b6d64f1f85ff9e9758ba [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Alban Bedel8f380382013-11-14 10:58:30 +01002/*
3 * (C) Copyright 2013
4 * Avionic Design GmbH <www.avionic-design.de>
Alban Bedel8f380382013-11-14 10:58:30 +01005 */
6
7#ifndef _PINMUX_CONFIG_TAMONTEN_NG_H_
8#define _PINMUX_CONFIG_TAMONTEN_NG_H_
9
Stephen Warrendfb42fc2014-03-21 12:28:56 -060010#define DEFAULT_PINMUX(_pingrp, _mux, _pull, _tri, _io) \
Alban Bedel8f380382013-11-14 10:58:30 +010011 { \
Stephen Warren803d01e2014-03-21 12:28:59 -060012 .pingrp = PMUX_PINGRP_##_pingrp, \
Alban Bedel8f380382013-11-14 10:58:30 +010013 .func = PMUX_FUNC_##_mux, \
14 .pull = PMUX_PULL_##_pull, \
15 .tristate = PMUX_TRI_##_tri, \
16 .io = PMUX_PIN_##_io, \
17 .lock = PMUX_PIN_LOCK_DEFAULT, \
18 .od = PMUX_PIN_OD_DEFAULT, \
19 .ioreset = PMUX_PIN_IO_RESET_DEFAULT, \
20 }
21
Stephen Warrendfb42fc2014-03-21 12:28:56 -060022#define I2C_PINMUX(_pingrp, _mux, _pull, _tri, _io, _lock, _od) \
Alban Bedel8f380382013-11-14 10:58:30 +010023 { \
Stephen Warren803d01e2014-03-21 12:28:59 -060024 .pingrp = PMUX_PINGRP_##_pingrp, \
Alban Bedel8f380382013-11-14 10:58:30 +010025 .func = PMUX_FUNC_##_mux, \
26 .pull = PMUX_PULL_##_pull, \
27 .tristate = PMUX_TRI_##_tri, \
28 .io = PMUX_PIN_##_io, \
29 .lock = PMUX_PIN_LOCK_##_lock, \
30 .od = PMUX_PIN_OD_##_od, \
31 .ioreset = PMUX_PIN_IO_RESET_DEFAULT, \
32 }
33
Stephen Warrendfb42fc2014-03-21 12:28:56 -060034#define LV_PINMUX(_pingrp, _mux, _pull, _tri, _io, _lock, _ioreset) \
Alban Bedel8f380382013-11-14 10:58:30 +010035 { \
Stephen Warren803d01e2014-03-21 12:28:59 -060036 .pingrp = PMUX_PINGRP_##_pingrp, \
Alban Bedel8f380382013-11-14 10:58:30 +010037 .func = PMUX_FUNC_##_mux, \
38 .pull = PMUX_PULL_##_pull, \
39 .tristate = PMUX_TRI_##_tri, \
40 .io = PMUX_PIN_##_io, \
41 .lock = PMUX_PIN_LOCK_##_lock, \
42 .od = PMUX_PIN_OD_DEFAULT, \
43 .ioreset = PMUX_PIN_IO_RESET_##_ioreset \
44 }
45
Stephen Warrendfb42fc2014-03-21 12:28:56 -060046#define DEFAULT_PADCFG(_drvgrp, _slwf, _slwr, _drvup, _drvdn, _lpmd, _schmt, _hsm) \
Alban Bedel8f380382013-11-14 10:58:30 +010047 { \
Stephen Warren803d01e2014-03-21 12:28:59 -060048 .drvgrp = PMUX_DRVGRP_##_drvgrp, \
Alban Bedel8f380382013-11-14 10:58:30 +010049 .slwf = _slwf, \
50 .slwr = _slwr, \
51 .drvup = _drvup, \
52 .drvdn = _drvdn, \
Stephen Warrendfb42fc2014-03-21 12:28:56 -060053 .lpmd = PMUX_LPMD_##_lpmd, \
54 .schmt = PMUX_SCHMT_##_schmt, \
55 .hsm = PMUX_HSM_##_hsm, \
Alban Bedel8f380382013-11-14 10:58:30 +010056 }
57
Stephen Warrendfb42fc2014-03-21 12:28:56 -060058static struct pmux_pingrp_config tamonten_ng_pinmux_common[] = {
Alban Bedel8f380382013-11-14 10:58:30 +010059 /* SDMMC1 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -060060 DEFAULT_PINMUX(SDMMC1_CLK_PZ0, SDMMC1, NORMAL, NORMAL, INPUT),
61 DEFAULT_PINMUX(SDMMC1_CMD_PZ1, SDMMC1, UP, NORMAL, INPUT),
62 DEFAULT_PINMUX(SDMMC1_DAT0_PY7, SDMMC1, UP, NORMAL, INPUT),
63 DEFAULT_PINMUX(SDMMC1_DAT1_PY6, SDMMC1, UP, NORMAL, INPUT),
64 DEFAULT_PINMUX(SDMMC1_DAT2_PY5, SDMMC1, UP, NORMAL, INPUT),
65 DEFAULT_PINMUX(SDMMC1_DAT3_PY4, SDMMC1, UP, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +010066
67 /* SDMMC3 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -060068 DEFAULT_PINMUX(SDMMC3_CLK_PA6, SDMMC3, NORMAL, NORMAL, INPUT),
69 DEFAULT_PINMUX(SDMMC3_CMD_PA7, SDMMC3, UP, NORMAL, INPUT),
70 DEFAULT_PINMUX(SDMMC3_DAT0_PB7, SDMMC3, UP, NORMAL, INPUT),
71 DEFAULT_PINMUX(SDMMC3_DAT1_PB6, SDMMC3, UP, NORMAL, INPUT),
72 DEFAULT_PINMUX(SDMMC3_DAT2_PB5, SDMMC3, UP, NORMAL, INPUT),
73 DEFAULT_PINMUX(SDMMC3_DAT3_PB4, SDMMC3, UP, NORMAL, INPUT),
74 DEFAULT_PINMUX(SDMMC3_DAT4_PD1, SDMMC3, UP, NORMAL, INPUT),
75 DEFAULT_PINMUX(SDMMC3_DAT5_PD0, SDMMC3, UP, NORMAL, INPUT),
76 DEFAULT_PINMUX(SDMMC3_DAT6_PD3, SDMMC3, UP, NORMAL, INPUT),
77 DEFAULT_PINMUX(SDMMC3_DAT7_PD4, SDMMC3, UP, NORMAL, INPUT),
78 DEFAULT_PINMUX(GMI_IORDY_PI5, RSVD1, UP, NORMAL, INPUT),
79 DEFAULT_PINMUX(GMI_CS6_N_PI3, RSVD1, UP, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +010080
81 /* SDMMC4 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -060082 LV_PINMUX(SDMMC4_CLK_PCC4, SDMMC4, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
83 LV_PINMUX(SDMMC4_CMD_PT7, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
84 LV_PINMUX(SDMMC4_DAT0_PAA0, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
85 LV_PINMUX(SDMMC4_DAT1_PAA1, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
86 LV_PINMUX(SDMMC4_DAT2_PAA2, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
87 LV_PINMUX(SDMMC4_DAT3_PAA3, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
88 LV_PINMUX(SDMMC4_DAT4_PAA4, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
89 LV_PINMUX(SDMMC4_DAT5_PAA5, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
90 LV_PINMUX(SDMMC4_DAT6_PAA6, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
91 LV_PINMUX(SDMMC4_DAT7_PAA7, SDMMC4, UP, NORMAL, INPUT, DISABLE, DISABLE),
92 LV_PINMUX(SDMMC4_RST_N_PCC3, RSVD1, DOWN, NORMAL, INPUT, DISABLE, DISABLE),
Alban Bedel8f380382013-11-14 10:58:30 +010093
94 /* I2C1 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -060095 I2C_PINMUX(GEN1_I2C_SCL_PC4, I2C1, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
96 I2C_PINMUX(GEN1_I2C_SDA_PC5, I2C1, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
Alban Bedel8f380382013-11-14 10:58:30 +010097
98 /* I2C2 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -060099 I2C_PINMUX(GEN2_I2C_SCL_PT5, I2C2, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
100 I2C_PINMUX(GEN2_I2C_SDA_PT6, I2C2, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
Alban Bedel8f380382013-11-14 10:58:30 +0100101
102 /* I2C3 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -0600103 I2C_PINMUX(CAM_I2C_SCL_PBB1, I2C3, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
104 I2C_PINMUX(CAM_I2C_SDA_PBB2, I2C3, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
Alban Bedel8f380382013-11-14 10:58:30 +0100105
106 /* I2C4 pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -0600107 I2C_PINMUX(DDC_SCL_PV4, I2C4, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
108 I2C_PINMUX(DDC_SDA_PV5, I2C4, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
Alban Bedel8f380382013-11-14 10:58:30 +0100109
110 /* Power I2C pinmux */
Stephen Warren803d01e2014-03-21 12:28:59 -0600111 I2C_PINMUX(PWR_I2C_SCL_PZ6, I2CPWR, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
112 I2C_PINMUX(PWR_I2C_SDA_PZ7, I2CPWR, NORMAL, NORMAL, INPUT, DISABLE, ENABLE),
Alban Bedel8f380382013-11-14 10:58:30 +0100113
114 /* UART1 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600115 DEFAULT_PINMUX(ULPI_DATA0_PO1, UARTA, NORMAL, NORMAL, OUTPUT),
116 DEFAULT_PINMUX(ULPI_DATA1_PO2, UARTA, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100117
118 /* UART2 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600119 DEFAULT_PINMUX(UART2_RXD_PC3, UARTB, NORMAL, NORMAL, INPUT),
120 DEFAULT_PINMUX(UART2_TXD_PC2, UARTB, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100121
122 /* UART3 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600123 DEFAULT_PINMUX(UART3_TXD_PW6, UARTC, NORMAL, NORMAL, OUTPUT),
124 DEFAULT_PINMUX(UART3_RXD_PW7, UARTC, NORMAL, NORMAL, INPUT),
125 DEFAULT_PINMUX(UART3_CTS_N_PA1, UARTC, NORMAL, NORMAL, INPUT),
126 DEFAULT_PINMUX(UART3_RTS_N_PC0, UARTC, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100127
128 /* UART4 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600129 DEFAULT_PINMUX(ULPI_CLK_PY0, UARTD, NORMAL, NORMAL, OUTPUT),
130 DEFAULT_PINMUX(ULPI_DIR_PY1, UARTD, UP, NORMAL, INPUT),
131 DEFAULT_PINMUX(ULPI_NXT_PY2, UARTD, NORMAL, NORMAL, INPUT),
132 DEFAULT_PINMUX(ULPI_STP_PY3, UARTD, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100133
134 /* DAP */
Stephen Warren803d01e2014-03-21 12:28:59 -0600135 DEFAULT_PINMUX(CLK1_OUT_PW4, EXTPERIPH1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100136
137 /* I2S1 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600138 DEFAULT_PINMUX(DAP2_FS_PA2, I2S1, NORMAL, NORMAL, INPUT),
139 DEFAULT_PINMUX(DAP2_DIN_PA4, I2S1, NORMAL, NORMAL, INPUT),
140 DEFAULT_PINMUX(DAP2_DOUT_PA5, I2S1, NORMAL, NORMAL, INPUT),
141 DEFAULT_PINMUX(DAP2_SCLK_PA3, I2S1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100142
143 /* SPDIF */
Stephen Warren803d01e2014-03-21 12:28:59 -0600144 DEFAULT_PINMUX(SPDIF_IN_PK6, SPDIF, NORMAL, NORMAL, INPUT),
145 DEFAULT_PINMUX(SPDIF_OUT_PK5, SPDIF, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100146
147 /* I2S2 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600148 DEFAULT_PINMUX(DAP3_FS_PP0, I2S2, NORMAL, NORMAL, INPUT),
149 DEFAULT_PINMUX(DAP3_DIN_PP1, I2S2, NORMAL, NORMAL, INPUT),
150 DEFAULT_PINMUX(DAP3_DOUT_PP2, I2S2, NORMAL, NORMAL, INPUT),
151 DEFAULT_PINMUX(DAP3_SCLK_PP3, I2S2, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100152
153 /* DAP4 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600154 DEFAULT_PINMUX(DAP4_FS_PP4, I2S3, NORMAL, NORMAL, INPUT),
155 DEFAULT_PINMUX(DAP4_DIN_PP5, I2S3, NORMAL, NORMAL, INPUT),
156 DEFAULT_PINMUX(DAP4_SCLK_PP7, I2S3, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100157
158 /* Tamonten GPIO */
Stephen Warren803d01e2014-03-21 12:28:59 -0600159 DEFAULT_PINMUX(PV2, RSVD1, NORMAL, NORMAL, OUTPUT),
160 DEFAULT_PINMUX(PV3, RSVD1, NORMAL, NORMAL, INPUT),
161 DEFAULT_PINMUX(SPI2_CS1_N_PW2, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100162
163 /* LCD */
Stephen Warren803d01e2014-03-21 12:28:59 -0600164 DEFAULT_PINMUX(LCD_PWR1_PC1, DISPLAYA, NORMAL, NORMAL, INPUT),
165 DEFAULT_PINMUX(LCD_PWR2_PC6, DISPLAYA, NORMAL, NORMAL, INPUT),
166 DEFAULT_PINMUX(LCD_SDIN_PZ2, DISPLAYA, NORMAL, NORMAL, INPUT),
167 DEFAULT_PINMUX(LCD_SDOUT_PN5, DISPLAYA, NORMAL, NORMAL, INPUT),
168 DEFAULT_PINMUX(LCD_WR_N_PZ3, DISPLAYA, NORMAL, NORMAL, INPUT),
169 DEFAULT_PINMUX(LCD_CS0_N_PN4, DISPLAYA, NORMAL, NORMAL, INPUT),
170 DEFAULT_PINMUX(LCD_DC0_PN6, DISPLAYA, NORMAL, NORMAL, INPUT),
171 DEFAULT_PINMUX(LCD_SCK_PZ4, DISPLAYA, NORMAL, NORMAL, INPUT),
172 DEFAULT_PINMUX(LCD_PWR0_PB2, DISPLAYA, NORMAL, NORMAL, INPUT),
173 DEFAULT_PINMUX(LCD_PCLK_PB3, DISPLAYA, NORMAL, NORMAL, INPUT),
174 DEFAULT_PINMUX(LCD_DE_PJ1, DISPLAYA, NORMAL, NORMAL, INPUT),
175 DEFAULT_PINMUX(LCD_HSYNC_PJ3, DISPLAYA, NORMAL, NORMAL, INPUT),
176 DEFAULT_PINMUX(LCD_VSYNC_PJ4, DISPLAYA, NORMAL, NORMAL, INPUT),
177 DEFAULT_PINMUX(LCD_D0_PE0, DISPLAYA, NORMAL, NORMAL, INPUT),
178 DEFAULT_PINMUX(LCD_D1_PE1, DISPLAYA, NORMAL, NORMAL, INPUT),
179 DEFAULT_PINMUX(LCD_D2_PE2, DISPLAYA, NORMAL, NORMAL, INPUT),
180 DEFAULT_PINMUX(LCD_D3_PE3, DISPLAYA, NORMAL, NORMAL, INPUT),
181 DEFAULT_PINMUX(LCD_D4_PE4, DISPLAYA, NORMAL, NORMAL, INPUT),
182 DEFAULT_PINMUX(LCD_D5_PE5, DISPLAYA, NORMAL, NORMAL, INPUT),
183 DEFAULT_PINMUX(LCD_D6_PE6, DISPLAYA, NORMAL, NORMAL, INPUT),
184 DEFAULT_PINMUX(LCD_D7_PE7, DISPLAYA, NORMAL, NORMAL, INPUT),
185 DEFAULT_PINMUX(LCD_D8_PF0, DISPLAYA, NORMAL, NORMAL, INPUT),
186 DEFAULT_PINMUX(LCD_D9_PF1, DISPLAYA, NORMAL, NORMAL, INPUT),
187 DEFAULT_PINMUX(LCD_D10_PF2, DISPLAYA, NORMAL, NORMAL, INPUT),
188 DEFAULT_PINMUX(LCD_D11_PF3, DISPLAYA, NORMAL, NORMAL, INPUT),
189 DEFAULT_PINMUX(LCD_D12_PF4, DISPLAYA, NORMAL, NORMAL, INPUT),
190 DEFAULT_PINMUX(LCD_D13_PF5, DISPLAYA, NORMAL, NORMAL, INPUT),
191 DEFAULT_PINMUX(LCD_D14_PF6, DISPLAYA, NORMAL, NORMAL, INPUT),
192 DEFAULT_PINMUX(LCD_D15_PF7, DISPLAYA, NORMAL, NORMAL, INPUT),
193 DEFAULT_PINMUX(LCD_D16_PM0, DISPLAYA, NORMAL, NORMAL, INPUT),
194 DEFAULT_PINMUX(LCD_D17_PM1, DISPLAYA, NORMAL, NORMAL, INPUT),
195 DEFAULT_PINMUX(LCD_D18_PM2, DISPLAYA, NORMAL, NORMAL, INPUT),
196 DEFAULT_PINMUX(LCD_D19_PM3, DISPLAYA, NORMAL, NORMAL, INPUT),
197 DEFAULT_PINMUX(LCD_D20_PM4, DISPLAYA, NORMAL, NORMAL, INPUT),
198 DEFAULT_PINMUX(LCD_D21_PM5, DISPLAYA, NORMAL, NORMAL, INPUT),
199 DEFAULT_PINMUX(LCD_D22_PM6, DISPLAYA, NORMAL, NORMAL, INPUT),
200 DEFAULT_PINMUX(LCD_D23_PM7, DISPLAYA, NORMAL, NORMAL, INPUT),
201 DEFAULT_PINMUX(LCD_CS1_N_PW0, DISPLAYA, NORMAL, NORMAL, INPUT),
202 DEFAULT_PINMUX(LCD_M1_PW1, DISPLAYA, NORMAL, NORMAL, INPUT),
203 DEFAULT_PINMUX(LCD_DC1_PD2, DISPLAYA, NORMAL, NORMAL, INPUT),
204 DEFAULT_PINMUX(CRT_HSYNC_PV6, CRT, NORMAL, NORMAL, OUTPUT),
205 DEFAULT_PINMUX(CRT_VSYNC_PV7, CRT, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100206
207 /* BT656 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600208 LV_PINMUX(VI_MCLK_PT1, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
209 LV_PINMUX(VI_PCLK_PT0, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
210 LV_PINMUX(VI_HSYNC_PD7, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
211 LV_PINMUX(VI_VSYNC_PD6, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
212 LV_PINMUX(VI_D2_PL0, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
213 LV_PINMUX(VI_D3_PL1, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
214 LV_PINMUX(VI_D4_PL2, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
215 LV_PINMUX(VI_D5_PL3, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
216 LV_PINMUX(VI_D6_PL4, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
217 LV_PINMUX(VI_D7_PL5, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
218 LV_PINMUX(VI_D8_PL6, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
219 LV_PINMUX(VI_D9_PL7, VI, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
220 LV_PINMUX(VI_D11_PT3, RSVD1, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
Alban Bedel8f380382013-11-14 10:58:30 +0100221
222 /* GPIOs */
Stephen Warren803d01e2014-03-21 12:28:59 -0600223 DEFAULT_PINMUX(PU5, RSVD1, NORMAL, NORMAL, INPUT),
224 DEFAULT_PINMUX(PU6, RSVD1, NORMAL, NORMAL, INPUT),
225 DEFAULT_PINMUX(GMI_AD12_PH4, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100226
227 /* LCD BL */
Stephen Warren803d01e2014-03-21 12:28:59 -0600228 DEFAULT_PINMUX(GMI_AD8_PH0, PWM0, NORMAL, NORMAL, OUTPUT),
229 DEFAULT_PINMUX(GMI_AD10_PH2, RSVD4, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100230
231 /* SPI4 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600232 DEFAULT_PINMUX(GMI_A16_PJ7, SPI4, NORMAL, NORMAL, INPUT),
233 DEFAULT_PINMUX(GMI_A17_PB0, SPI4, NORMAL, NORMAL, INPUT),
234 DEFAULT_PINMUX(GMI_A18_PB1, SPI4, NORMAL, NORMAL, INPUT),
235 DEFAULT_PINMUX(GMI_A19_PK7, SPI4, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100236
237 /* Video input GPIO */
Stephen Warren803d01e2014-03-21 12:28:59 -0600238 DEFAULT_PINMUX(PCC1, RSVD1, NORMAL, NORMAL, INPUT),
239 DEFAULT_PINMUX(PBB0, RSVD1, NORMAL, NORMAL, INPUT),
240 DEFAULT_PINMUX(PBB7, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100241
242 /* Sensor GPIO */
Stephen Warren803d01e2014-03-21 12:28:59 -0600243 DEFAULT_PINMUX(PCC2, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100244
245 /* JTAG */
Stephen Warren803d01e2014-03-21 12:28:59 -0600246 DEFAULT_PINMUX(JTAG_RTCK_PU7, RTCK, NORMAL, NORMAL, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100247
248 /* Power controls */
Stephen Warren803d01e2014-03-21 12:28:59 -0600249 DEFAULT_PINMUX(GMI_CS2_N_PK3, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100250
251 /* SPI1 */
Stephen Warren803d01e2014-03-21 12:28:59 -0600252 DEFAULT_PINMUX(SPI1_MOSI_PX4, SPI1, NORMAL, NORMAL, INPUT),
253 DEFAULT_PINMUX(SPI1_SCK_PX5, SPI1, NORMAL, NORMAL, INPUT),
254 DEFAULT_PINMUX(SPI1_CS0_N_PX6, SPI1, NORMAL, NORMAL, INPUT),
255 DEFAULT_PINMUX(SPI1_MISO_PX7, SPI1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100256
257 /* PMU */
Stephen Warren803d01e2014-03-21 12:28:59 -0600258 DEFAULT_PINMUX(PV0, RSVD1, UP, NORMAL, INPUT),
259 DEFAULT_PINMUX(SYS_CLK_REQ_PZ5, SYSCLK, NORMAL, NORMAL, OUTPUT),
260 DEFAULT_PINMUX(CLK_32K_IN, SYSCLK, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100261
262 /* PCI */
Stephen Warren803d01e2014-03-21 12:28:59 -0600263 DEFAULT_PINMUX(PEX_L0_PRSNT_N_PDD0, PCIE, NORMAL, NORMAL, INPUT),
264 DEFAULT_PINMUX(PEX_L0_RST_N_PDD1, PCIE, NORMAL, NORMAL, OUTPUT),
265 DEFAULT_PINMUX(PEX_L0_CLKREQ_N_PDD2, PCIE, NORMAL, NORMAL, INPUT),
266 DEFAULT_PINMUX(PEX_WAKE_N_PDD3, PCIE, NORMAL, NORMAL, INPUT),
267 DEFAULT_PINMUX(PEX_L1_PRSNT_N_PDD4, PCIE, NORMAL, NORMAL, INPUT),
268 DEFAULT_PINMUX(PEX_L1_RST_N_PDD5, PCIE, NORMAL, NORMAL, OUTPUT),
269 DEFAULT_PINMUX(PEX_L1_CLKREQ_N_PDD6, PCIE, NORMAL, NORMAL, INPUT),
270 DEFAULT_PINMUX(PEX_L2_PRSNT_N_PDD7, PCIE, NORMAL, NORMAL, INPUT),
271 DEFAULT_PINMUX(PEX_L2_RST_N_PCC6, PCIE, NORMAL, NORMAL, OUTPUT),
272 DEFAULT_PINMUX(PEX_L2_CLKREQ_N_PCC7, PCIE, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100273
274 /* HDMI */
Stephen Warren803d01e2014-03-21 12:28:59 -0600275 DEFAULT_PINMUX(HDMI_CEC_PEE3, CEC, NORMAL, NORMAL, INPUT),
276 DEFAULT_PINMUX(HDMI_INT_PN7, RSVD1, NORMAL, TRISTATE, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100277};
278
Stephen Warrendfb42fc2014-03-21 12:28:56 -0600279static struct pmux_pingrp_config unused_pins_lowpower[] = {
Alban Bedel8f380382013-11-14 10:58:30 +0100280 /* UART1 - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600281 DEFAULT_PINMUX(ULPI_DATA2_PO3, UARTA, NORMAL, NORMAL, INPUT),
282 DEFAULT_PINMUX(ULPI_DATA3_PO4, UARTA, NORMAL, NORMAL, INPUT),
283 DEFAULT_PINMUX(ULPI_DATA4_PO5, UARTA, NORMAL, NORMAL, INPUT),
284 DEFAULT_PINMUX(ULPI_DATA5_PO6, UARTA, NORMAL, NORMAL, INPUT),
285 DEFAULT_PINMUX(ULPI_DATA6_PO7, UARTA, NORMAL, NORMAL, INPUT),
286 DEFAULT_PINMUX(ULPI_DATA7_PO0, UARTA, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100287
288 /* UART2 - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600289 DEFAULT_PINMUX(UART2_RTS_N_PJ6, UARTB, NORMAL, NORMAL, INPUT),
290 DEFAULT_PINMUX(UART2_CTS_N_PJ5, UARTB, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100291
292 /* DAP - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600293 DEFAULT_PINMUX(CLK1_REQ_PEE2, RSVD1, NORMAL, NORMAL, INPUT),
294 DEFAULT_PINMUX(CLK3_OUT_PEE0, RSVD1, NORMAL, NORMAL, INPUT),
295 DEFAULT_PINMUX(CLK3_REQ_PEE1, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100296
297 /* DAP4 - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600298 DEFAULT_PINMUX(DAP4_DOUT_PP6, I2S3, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100299
300 /* Tamonten GPIO - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600301 DEFAULT_PINMUX(CLK2_OUT_PW5, EXTPERIPH2, NORMAL, NORMAL, INPUT),
302 DEFAULT_PINMUX(CLK2_REQ_PCC5, DAP, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100303
304 /* BT656 - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600305 LV_PINMUX(VI_D0_PT4, RSVD1, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
306 LV_PINMUX(VI_D1_PD5, RSVD1, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
307 LV_PINMUX(VI_D10_PT2, RSVD1, NORMAL, NORMAL, INPUT, DISABLE, DISABLE),
Alban Bedel8f380382013-11-14 10:58:30 +0100308
309 /* GPIO - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600310 DEFAULT_PINMUX(PU0, RSVD1, NORMAL, NORMAL, INPUT),
311 DEFAULT_PINMUX(PU1, RSVD1, NORMAL, NORMAL, INPUT),
312 DEFAULT_PINMUX(PU2, RSVD1, NORMAL, NORMAL, INPUT),
313 DEFAULT_PINMUX(PU3, RSVD1, NORMAL, NORMAL, INPUT),
314 DEFAULT_PINMUX(PU4, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100315
316 /* Video input - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600317 DEFAULT_PINMUX(CAM_MCLK_PCC0, RSVD1, NORMAL, NORMAL, INPUT),
318 DEFAULT_PINMUX(PBB3, RSVD1, NORMAL, NORMAL, INPUT),
319 DEFAULT_PINMUX(PBB5, RSVD1, NORMAL, NORMAL, INPUT),
320 DEFAULT_PINMUX(PBB6, RSVD1, NORMAL, NORMAL, INPUT),
321 DEFAULT_PINMUX(KB_ROW11_PS3, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100322
323 /* KBC keys - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600324 DEFAULT_PINMUX(KB_ROW0_PR0, KBC, UP, NORMAL, INPUT),
325 DEFAULT_PINMUX(KB_ROW1_PR1, KBC, UP, NORMAL, INPUT),
326 DEFAULT_PINMUX(KB_ROW2_PR2, KBC, UP, NORMAL, INPUT),
327 DEFAULT_PINMUX(KB_ROW3_PR3, KBC, UP, NORMAL, INPUT),
328 DEFAULT_PINMUX(KB_ROW4_PR4, KBC, UP, NORMAL, INPUT),
329 DEFAULT_PINMUX(KB_ROW5_PR5, KBC, UP, NORMAL, INPUT),
330 DEFAULT_PINMUX(KB_ROW6_PR6, KBC, UP, NORMAL, INPUT),
331 DEFAULT_PINMUX(KB_ROW7_PR7, KBC, UP, NORMAL, INPUT),
332 DEFAULT_PINMUX(KB_ROW8_PS0, KBC, UP, NORMAL, INPUT),
333 DEFAULT_PINMUX(KB_ROW9_PS1, KBC, UP, NORMAL, INPUT),
334 DEFAULT_PINMUX(KB_ROW10_PS2, KBC, UP, NORMAL, INPUT),
335 DEFAULT_PINMUX(KB_ROW12_PS4, KBC, UP, NORMAL, INPUT),
336 DEFAULT_PINMUX(KB_ROW13_PS5, KBC, UP, NORMAL, INPUT),
337 DEFAULT_PINMUX(KB_ROW14_PS6, KBC, UP, NORMAL, INPUT),
338 DEFAULT_PINMUX(KB_ROW15_PS7, KBC, UP, NORMAL, INPUT),
339 DEFAULT_PINMUX(KB_COL0_PQ0, KBC, UP, NORMAL, INPUT),
340 DEFAULT_PINMUX(KB_COL1_PQ1, KBC, UP, NORMAL, INPUT),
341 DEFAULT_PINMUX(KB_COL2_PQ2, KBC, UP, NORMAL, INPUT),
342 DEFAULT_PINMUX(KB_COL3_PQ3, KBC, UP, NORMAL, INPUT),
343 DEFAULT_PINMUX(KB_COL4_PQ4, KBC, UP, NORMAL, INPUT),
344 DEFAULT_PINMUX(KB_COL5_PQ5, KBC, UP, NORMAL, INPUT),
345 DEFAULT_PINMUX(KB_COL6_PQ6, KBC, UP, NORMAL, INPUT),
346 DEFAULT_PINMUX(KB_COL7_PQ7, KBC, UP, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100347
348 /* PMU - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600349 DEFAULT_PINMUX(CLK_32K_OUT_PA0, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100350
351 /* Power rails GPIO - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600352 DEFAULT_PINMUX(SPI2_SCK_PX2, RSVD1, NORMAL, NORMAL, INPUT),
353 DEFAULT_PINMUX(PBB4, RSVD1, NORMAL, NORMAL, INPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100354
355 /* Others - NC */
Stephen Warren803d01e2014-03-21 12:28:59 -0600356 DEFAULT_PINMUX(GMI_WP_N_PC7, RSVD1, NORMAL, NORMAL, INPUT),
357 DEFAULT_PINMUX(PV1, RSVD1, NORMAL, NORMAL, INPUT),
358 DEFAULT_PINMUX(GMI_WAIT_PI7, NAND, UP, TRISTATE, OUTPUT),
359 DEFAULT_PINMUX(GMI_ADV_N_PK0, NAND, NORMAL, TRISTATE, OUTPUT),
360 DEFAULT_PINMUX(GMI_CLK_PK1, NAND, NORMAL, TRISTATE, OUTPUT),
361 DEFAULT_PINMUX(GMI_CS3_N_PK4, NAND, NORMAL, NORMAL, OUTPUT),
362 DEFAULT_PINMUX(GMI_CS7_N_PI6, NAND, UP, NORMAL, INPUT),
363 DEFAULT_PINMUX(GMI_AD0_PG0, NAND, NORMAL, TRISTATE, OUTPUT),
364 DEFAULT_PINMUX(GMI_AD1_PG1, NAND, NORMAL, TRISTATE, OUTPUT),
365 DEFAULT_PINMUX(GMI_AD2_PG2, NAND, NORMAL, TRISTATE, OUTPUT),
366 DEFAULT_PINMUX(GMI_AD3_PG3, NAND, NORMAL, TRISTATE, OUTPUT),
367 DEFAULT_PINMUX(GMI_AD4_PG4, NAND, NORMAL, TRISTATE, OUTPUT),
368 DEFAULT_PINMUX(GMI_AD5_PG5, NAND, NORMAL, TRISTATE, OUTPUT),
369 DEFAULT_PINMUX(GMI_AD6_PG6, NAND, NORMAL, TRISTATE, OUTPUT),
370 DEFAULT_PINMUX(GMI_AD7_PG7, NAND, NORMAL, TRISTATE, OUTPUT),
371 DEFAULT_PINMUX(GMI_AD9_PH1, PWM1, NORMAL, NORMAL, OUTPUT),
372 DEFAULT_PINMUX(GMI_AD11_PH3, NAND, NORMAL, NORMAL, OUTPUT),
373 DEFAULT_PINMUX(GMI_AD13_PH5, NAND, UP, NORMAL, INPUT),
374 DEFAULT_PINMUX(GMI_WR_N_PI0, NAND, NORMAL, TRISTATE, OUTPUT),
375 DEFAULT_PINMUX(GMI_OE_N_PI1, NAND, NORMAL, TRISTATE, OUTPUT),
376 DEFAULT_PINMUX(GMI_DQS_PI2, NAND, NORMAL, TRISTATE, OUTPUT),
Alban Bedel8f380382013-11-14 10:58:30 +0100377};
378
Stephen Warrendfb42fc2014-03-21 12:28:56 -0600379static struct pmux_drvgrp_config tamonten_ng_padctrl[] = {
380 /* (_drvgrp, _slwf, _slwr, _drvup, _drvdn, _lpmd, _schmt, _hsm) */
Alban Bedel8f380382013-11-14 10:58:30 +0100381 DEFAULT_PADCFG(SDIO1, SDIOCFG_DRVUP_SLWF, SDIOCFG_DRVDN_SLWR,
382 SDIOCFG_DRVUP, SDIOCFG_DRVDN, NONE, DISABLE, DISABLE),
383};
384#endif /* _PINMUX_CONFIG_TAMONTEN_NG_H_ */