blob: 1559fd660c45b660bcc72a4ed5f9a27707d7c77a [file] [log] [blame]
Wolfgang Denkb20d0032005-08-05 12:19:30 +02001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * MicroSys PM856 board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
38#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8560 1 /* MPC8560 specific */
Wolfgang Denk452e8e72005-08-08 00:47:14 +020042#define CONFIG_CPM2 1 /* Has a CPM2 */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020043#define CONFIG_PM856 1 /* PM856 board specific */
44
Wolfgang Denk2ae18242010-10-06 09:05:45 +020045#define CONFIG_SYS_TEXT_BASE 0xfff80000
46
Wolfgang Denkb20d0032005-08-05 12:19:30 +020047#define CONFIG_PCI
Wolfgang Denk53677ef2008-05-20 16:00:29 +020048#define CONFIG_TSEC_ENET /* tsec ethernet support */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020049#define CONFIG_ENV_OVERWRITE
Wolfgang Denkb20d0032005-08-05 12:19:30 +020050
Kumar Gala45f21662008-01-16 09:06:48 -060051#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020052
53/*
54 * sysclk for MPC85xx
55 *
56 * Two valid values are:
57 * 33000000
58 * 66000000
59 *
60 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
61 * is likely the desired value here, so that is now the default.
62 * The board, however, can run at 66MHz. In any event, this value
63 * must match the settings of some switches. Details can be found
64 * in the README.mpc85xxads.
65 */
66
67#ifndef CONFIG_SYS_CLK_FREQ
68#define CONFIG_SYS_CLK_FREQ 66000000
69#endif
70
71
72/*
73 * These can be toggled for performance analysis, otherwise use default.
74 */
75#define CONFIG_L2_CACHE /* toggle L2 cache */
76#define CONFIG_BTB /* toggle branch predition */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020077
78#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
79
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020081
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
83#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
84#define CONFIG_SYS_MEMTEST_END 0x00400000
Wolfgang Denkb20d0032005-08-05 12:19:30 +020085
86
87/*
88 * Base addresses -- Note these are effective addresses where the
89 * actual resources get mapped (not physical addresses)
90 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
92#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
93#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
94#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Wolfgang Denkb20d0032005-08-05 12:19:30 +020095
Kumar Gala6bfa8f72008-08-26 23:52:07 -050096/* DDR Setup */
97#define CONFIG_FSL_DDR1
98#undef CONFIG_FSL_DDR_INTERACTIVE
99#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
100#undef CONFIG_DDR_SPD
101#define CONFIG_DDR_DLL /* possible DLL fix needed */
102#define CONFIG_DDR_ECC /* only for ECC DDR module */
Peter Tyser017f11f2009-06-30 17:15:40 -0500103#define CONFIG_FSL_DMA /* use DMA to init DDR ECC */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200104
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500105#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500109#define CONFIG_VERY_BIG_RAM
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200110
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500111#define CONFIG_NUM_DDR_CONTROLLERS 1
112#define CONFIG_DIMM_SLOTS_PER_CTLR 1
113#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200114
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500115/* I2C addresses of SPD EEPROMs */
116#define SPD_EEPROM_ADDRESS 0x58 /* CTLR 0 DIMM 0 */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200117
Kumar Gala6bfa8f72008-08-26 23:52:07 -0500118/* Manually set up DDR parameters */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256 MB */
120#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
121#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000102
122#define CONFIG_SYS_DDR_TIMING_1 0x47444321
123#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
124#define CONFIG_SYS_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
125#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
126#define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200127
128/*
129 * SDRAM on the Local Bus
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
132#define CONFIG_SYS_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
135#define CONFIG_SYS_BR0_PRELIM 0xfe001801 /* port size 32bit */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200136
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_OR0_PRELIM 0xfe006f67 /* 32MB Flash */
138#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
139#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
140#undef CONFIG_SYS_FLASH_CHECKSUM
141#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
142#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200143
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200144#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200145
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
147#define CONFIG_SYS_RAMBOOT
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200148#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#undef CONFIG_SYS_RAMBOOT
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200150#endif
151
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200152#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_FLASH_CFI
154#define CONFIG_SYS_FLASH_EMPTY_INFO
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200155
156#undef CONFIG_CLOCKS_IN_MHZ
157
158
159/*
160 * Local Bus Definitions
161 */
162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
164#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
165#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
166#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200167
168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_INIT_RAM_LOCK 1
170#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
171#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
174#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
175#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
178#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200179
180/* Serial Port */
181#define CONFIG_CONS_ON_SCC /* define if console on SCC */
182#undef CONFIG_CONS_NONE /* define if console on something else */
183#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_BAUDRATE_TABLE \
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200186 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
187
188/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_HUSH_PARSER
190#ifdef CONFIG_SYS_HUSH_PARSER
191#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200192#endif
193
Jon Loeliger20476722006-10-20 15:50:15 -0500194/*
195 * I2C
196 */
197#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
198#define CONFIG_HARD_I2C /* I2C with hardware support*/
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200199#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
201#define CONFIG_SYS_I2C_SLAVE 0x7F
202#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
203#define CONFIG_SYS_I2C_OFFSET 0x3000
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200204
205/*
206 * EEPROM configuration
207 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
209#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
210#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
211#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200212
213/*
214 * RTC configuration
215 */
216#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200218
219/* RapidIO MMU */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
221#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
222#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200223
224/*
225 * General PCI
226 * Addresses are mapped 1-1.
227 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
229#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
230#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
231#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
232#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
233#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200234
235#if defined(CONFIG_PCI)
236
237#define CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200238#define CONFIG_PCI_PNP /* do pci plug-and-play */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200239
240#undef CONFIG_EEPRO100
241#undef CONFIG_TULIP
242
243#if !defined(CONFIG_PCI_PNP)
244 #define PCI_ENET0_IOADDR 0xe0000000
245 #define PCI_ENET0_MEMADDR 0xe0000000
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200246 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200247#endif
248
249#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200251
252#endif /* CONFIG_PCI */
253
254
255#if defined(CONFIG_TSEC_ENET)
256
257#ifndef CONFIG_NET_MULTI
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200258#define CONFIG_NET_MULTI 1
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200259#endif
260
261#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500262#define CONFIG_TSEC1 1
263#define CONFIG_TSEC1_NAME "TSEC0"
264#define CONFIG_TSEC2 1
265#define CONFIG_TSEC2_NAME "TSEC1"
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200266#define TSEC1_PHY_ADDR 0
267#define TSEC2_PHY_ADDR 1
268#define TSEC1_PHYIDX 0
269#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500270#define TSEC1_FLAGS TSEC_GIGABIT
271#define TSEC2_FLAGS TSEC_GIGABIT
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200272
273#endif /* CONFIG_TSEC_ENET */
274
Wolfgang Denk452e8e72005-08-08 00:47:14 +0200275#define CONFIG_ETHPRIME "TSEC0"
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200276
277#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
278#undef CONFIG_ETHER_NONE /* define if ether on something else */
279
280
281/*
282 * - Rx-CLK is CLK15
283 * - Tx-CLK is CLK14
284 * - Select bus for bd/buffers
285 * - Full duplex
286 */
287#define CONFIG_ETHER_ON_FCC3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
289#define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
290#define CONFIG_SYS_CPMFCR_RAMTYPE 0
291#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200292
293/*
294 * Environment
295 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200297 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x80000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200299 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
300 #define CONFIG_ENV_SIZE 0x2000
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200301#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200303 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200305 #define CONFIG_ENV_SIZE 0x2000
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200306#endif
307
308#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200310
Jon Loeliger2835e512007-06-13 13:22:08 -0500311
312/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500313 * BOOTP options
314 */
315#define CONFIG_BOOTP_BOOTFILESIZE
316#define CONFIG_BOOTP_BOOTPATH
317#define CONFIG_BOOTP_GATEWAY
318#define CONFIG_BOOTP_HOSTNAME
319
320
321/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500322 * Command line configuration.
323 */
324#include <config_cmd_default.h>
325
326#define CONFIG_CMD_PING
327#define CONFIG_CMD_I2C
328#define CONFIG_CMD_DATE
329#define CONFIG_CMD_EEPROM
Becky Bruce199e2622010-06-17 11:37:25 -0500330#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500331
332#if defined(CONFIG_PCI)
333 #define CONFIG_CMD_PCI
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200334#endif
335
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500337 #undef CONFIG_CMD_SAVEENV
Jon Loeliger2835e512007-06-13 13:22:08 -0500338 #undef CONFIG_CMD_LOADS
339#endif
340
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200341
342#undef CONFIG_WATCHDOG /* watchdog disabled */
343
344/*
345 * Miscellaneous configurable options
346 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_LONGHELP /* undef to save memory */
348#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
349#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200350
Jon Loeliger2835e512007-06-13 13:22:08 -0500351#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200353#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200355#endif
356
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
358#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
359#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
360#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200361#define CONFIG_LOOPW
362
363/*
364 * For booting Linux, the board info and command line data
365 * have to be in the first 8 MB of memory, since this is
366 * the maximum mapped by the Linux kernel during initialization.
367 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200369
Jon Loeliger2835e512007-06-13 13:22:08 -0500370#if defined(CONFIG_CMD_KGDB)
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200371#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
372#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
373#endif
374
375
376/*
377 * Environment Configuration
378 */
379
380/* The mac addresses for all ethernet interface */
381#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500382#define CONFIG_HAS_ETH0
Wolfgang Denkb20d0032005-08-05 12:19:30 +0200383#define CONFIG_ETHADDR 00:40:42:01:00:00
384#define CONFIG_HAS_ETH1
385#define CONFIG_ETH1ADDR 00:40:42:01:00:01
386#define CONFIG_HAS_ETH2
387#define CONFIG_ETH2ADDR 00:40:42:01:00:02
388#endif
389
390
391#define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
392#define CONFIG_BOOTFILE pm856/uImage
393
394#define CONFIG_HOSTNAME pm856
395#define CONFIG_IPADDR 192.168.0.103
396#define CONFIG_SERVERIP 192.168.0.64
397#define CONFIG_GATEWAYIP 192.168.0.1
398#define CONFIG_NETMASK 255.255.255.0
399
400#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
401
402#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
403#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
404
405#define CONFIG_BAUDRATE 9600
406
407#define CONFIG_EXTRA_ENV_SETTINGS \
408 "netdev=eth0\0" \
409 "consoledev=ttyS0\0" \
410 "ramdiskaddr=400000\0" \
411 "ramdiskfile=pm856/uRamdisk\0"
412
413#define CONFIG_NFSBOOTCOMMAND \
414 "setenv bootargs root=/dev/nfs rw " \
415 "nfsroot=$serverip:$rootpath " \
416 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
417 "console=$consoledev,$baudrate $othbootargs;" \
418 "tftp $loadaddr $bootfile;" \
419 "bootm $loadaddr"
420
421#define CONFIG_RAMBOOTCOMMAND \
422 "setenv bootargs root=/dev/ram rw " \
423 "console=$consoledev,$baudrate $othbootargs;" \
424 "tftp $ramdiskaddr $ramdiskfile;" \
425 "tftp $loadaddr $bootfile;" \
426 "bootm $loadaddr $ramdiskaddr"
427
428#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
429
430#endif /* __CONFIG_H */