wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
Matthias Fuchs | 76d1466 | 2007-03-13 13:38:05 +0100 | [diff] [blame] | 2 | * (C) Copyright 2007 |
| 3 | * Matthias Fuchs, esd gmbh, matthias.fuchs@esd-electronics.com |
| 4 | * |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 5 | * (C) Copyright 2001-2004 |
Matthias Fuchs | 76d1466 | 2007-03-13 13:38:05 +0100 | [diff] [blame] | 6 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 7 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | /* |
| 12 | * board/config.h - configuration options, board specific |
| 13 | */ |
| 14 | |
| 15 | #ifndef __CONFIG_H |
| 16 | #define __CONFIG_H |
| 17 | |
| 18 | /* |
| 19 | * High Level Configuration Options |
| 20 | * (easy to change) |
| 21 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 22 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 23 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
| 24 | #define CONFIG_PCI405 1 /* ...on a PCI405 board */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 25 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_TEXT_BASE 0xFFFD0000 |
| 27 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 28 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 29 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() on init */ |
| 30 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 31 | #define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 32 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 33 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 34 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 35 | #define CONFIG_BAUDRATE 115200 |
| 36 | #define CONFIG_BOOTDELAY 0 /* autoboot after 0 seconds */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 37 | |
| 38 | #undef CONFIG_BOOTARGS |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 39 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 40 | "mem_linux=14336k\0" \ |
| 41 | "optargs=panic=0\0" \ |
| 42 | "ramargs=setenv bootargs mem=$mem_linux root=/dev/ram rw\0" \ |
Matthias Fuchs | 76d1466 | 2007-03-13 13:38:05 +0100 | [diff] [blame] | 43 | "addcons=setenv bootargs $bootargs console=ttyS0,$baudrate $optargs\0" \ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 44 | "" |
Matthias Fuchs | 76d1466 | 2007-03-13 13:38:05 +0100 | [diff] [blame] | 45 | #define CONFIG_BOOTCOMMAND "run ramargs;run addcons;loadpci" |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 46 | |
| 47 | #define CONFIG_PREBOOT /* enable preboot variable */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 48 | |
Jon Loeliger | a1aa0bb | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 49 | /* |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 50 | * Command line configuration. |
| 51 | */ |
| 52 | #include <config_cmd_default.h> |
| 53 | |
Matthias Fuchs | 24eea62 | 2008-11-24 15:11:10 +0100 | [diff] [blame] | 54 | #undef CONFIG_CMD_IMLS |
| 55 | #undef CONFIG_CMD_ITEST |
| 56 | #undef CONFIG_CMD_LOADB |
| 57 | #undef CONFIG_CMD_LOADS |
| 58 | #undef CONFIG_CMD_NET |
| 59 | #undef CONFIG_CMD_NFS |
| 60 | |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 61 | #define CONFIG_CMD_PCI |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 62 | #define CONFIG_CMD_ELF |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 63 | #define CONFIG_CMD_I2C |
| 64 | #define CONFIG_CMD_BSP |
| 65 | #define CONFIG_CMD_EEPROM |
| 66 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 67 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 68 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 69 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 70 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 71 | #define CONFIG_PRAM 2048 /* reserve 2 MB "protected RAM" */ |
stroese | d69b100 | 2003-03-25 14:41:35 +0000 | [diff] [blame] | 72 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 73 | /* |
| 74 | * Miscellaneous configurable options |
| 75 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 78 | |
Jon Loeliger | acf0269 | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 79 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 80 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 81 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 83 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 85 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 86 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 87 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 89 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 91 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 93 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 94 | |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 95 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 96 | #define CONFIG_SYS_NS16550 |
| 97 | #define CONFIG_SYS_NS16550_SERIAL |
| 98 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 99 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 100 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 101 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_BASE_BAUD 691200 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 103 | |
| 104 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 106 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 107 | 57600, 115200, 230400, 460800, 921600 } |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 108 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 110 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 111 | |
stroese | d69b100 | 2003-03-25 14:41:35 +0000 | [diff] [blame] | 112 | #undef CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 113 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 114 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
stroese | 2853d29 | 2003-09-12 08:53:54 +0000 | [diff] [blame] | 115 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 116 | /*----------------------------------------------------------------------- |
| 117 | * PCI stuff |
| 118 | *----------------------------------------------------------------------- |
| 119 | */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 120 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 121 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 122 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 123 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 124 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 125 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 126 | #define CONFIG_PCI_HOST PCI_HOST_ADAPTER /* select pci host function */ |
| 127 | #undef CONFIG_PCI_PNP /* no pci plug-and-play */ |
| 128 | /* resource configuration */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 129 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 130 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 131 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 133 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0407 /* PCI Device ID: PCI-405 */ |
| 134 | #define CONFIG_SYS_PCI_CLASSCODE 0x0280 /* PCI Class Code: Network/Other*/ |
| 135 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 136 | #define CONFIG_SYS_PCI_PTM1MS 0xff000001 /* 16MB, enable hard-wired to 1 */ |
| 137 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 138 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_PCI_PTM2LA 0xef600000 /* point to internal regs */ |
| 140 | #define CONFIG_SYS_PCI_PTM2MS 0xffe00001 /* 2MB, enable */ |
| 141 | #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 142 | |
| 143 | /*----------------------------------------------------------------------- |
| 144 | * Start addresses for the final memory configuration |
| 145 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 147 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 149 | #define CONFIG_SYS_FLASH_BASE 0xFFFD0000 |
| 150 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 151 | #define CONFIG_SYS_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */ |
| 152 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 153 | |
| 154 | /* |
| 155 | * For booting Linux, the board info and command line data |
| 156 | * have to be in the first 8 MB of memory, since this is |
| 157 | * the maximum mapped by the Linux kernel during initialization. |
| 158 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 160 | /*----------------------------------------------------------------------- |
| 161 | * FLASH organization |
| 162 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 164 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 165 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 167 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 168 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 170 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 171 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 172 | /* |
| 173 | * The following defines are added for buggy IOP480 byte interface. |
| 174 | * All other boards should use the standard values (CPCI405 etc.) |
| 175 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 177 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 178 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 181 | |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 182 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 183 | #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */ |
| 184 | #define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars*/ |
wdenk | 8bde7f7 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 185 | /* total size of a CAT24WC08 is 1024 bytes */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 186 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */ |
| 188 | #define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 189 | |
| 190 | /*----------------------------------------------------------------------- |
| 191 | * I2C EEPROM (CAT24WC16) for environment |
| 192 | */ |
Dirk Eibach | 880540d | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 193 | #define CONFIG_SYS_I2C |
| 194 | #define CONFIG_SYS_I2C_PPC4XX |
| 195 | #define CONFIG_SYS_I2C_PPC4XX_CH0 |
| 196 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
| 197 | #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 198 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
| 200 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 201 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 203 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 204 | /* 16 byte page write mode using*/ |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 205 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 207 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 208 | /* |
| 209 | * Init Memory Controller: |
| 210 | * |
| 211 | * BR0/1 and OR0/1 (FLASH) |
| 212 | */ |
| 213 | |
| 214 | #define FLASH_BASE0_PRELIM 0xFFE00000 /* FLASH bank #0 */ |
| 215 | |
| 216 | /*----------------------------------------------------------------------- |
| 217 | * External Bus Controller (EBC) Setup |
| 218 | */ |
| 219 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 220 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 222 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 223 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 224 | /* Memory Bank 1 (NVRAM/RTC) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 225 | #define CONFIG_SYS_EBC_PB1AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */ |
| 226 | #define CONFIG_SYS_EBC_PB1CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 227 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 228 | /* Memory Bank 2 (CAN0, 1) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 230 | /*#define CONFIG_SYS_EBC_PB2AP 0x038056C0 / * BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 231 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 232 | |
wdenk | c837dcb | 2004-01-20 23:12:12 +0000 | [diff] [blame] | 233 | /* Memory Bank 3 (FPGA internal) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 235 | #define CONFIG_SYS_EBC_PB3CR 0xF041C000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=32bit */ |
| 236 | #define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 237 | |
| 238 | /*----------------------------------------------------------------------- |
| 239 | * FPGA stuff |
| 240 | */ |
| 241 | /* FPGA internal regs */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_FPGA_MODE 0x00 |
| 243 | #define CONFIG_SYS_FPGA_STATUS 0x02 |
| 244 | #define CONFIG_SYS_FPGA_TS 0x04 |
| 245 | #define CONFIG_SYS_FPGA_TS_LOW 0x06 |
| 246 | #define CONFIG_SYS_FPGA_TS_CAP0 0x10 |
| 247 | #define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12 |
| 248 | #define CONFIG_SYS_FPGA_TS_CAP1 0x14 |
| 249 | #define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16 |
| 250 | #define CONFIG_SYS_FPGA_TS_CAP2 0x18 |
| 251 | #define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a |
| 252 | #define CONFIG_SYS_FPGA_TS_CAP3 0x1c |
| 253 | #define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 254 | |
| 255 | /* FPGA Mode Reg */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | #define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001 |
| 257 | #define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100 |
| 258 | #define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000 |
| 259 | #define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 260 | |
| 261 | /* FPGA Status Reg */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 262 | #define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001 |
| 263 | #define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002 |
| 264 | #define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004 |
| 265 | #define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008 |
| 266 | #define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 267 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 268 | #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */ |
| 269 | #define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 270 | |
| 271 | /* FPGA program pin configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */ |
| 273 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */ |
| 274 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */ |
| 275 | #define CONFIG_SYS_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */ |
| 276 | #define CONFIG_SYS_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 277 | /* new INIT and DONE pins since board revision 1.2 (for PPC405GPr support) */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_FPGA_INIT_V12 0x00008000 /* FPGA init pin (ppc input) */ |
| 279 | #define CONFIG_SYS_FPGA_DONE_V12 0x00010000 /* FPGA done pin (ppc input) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 280 | |
| 281 | /*----------------------------------------------------------------------- |
| 282 | * Definitions for initial stack pointer and data area (in data cache) |
| 283 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 284 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 286 | /* On Chip Memory location */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 288 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 289 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 290 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 291 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 292 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 293 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 294 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 295 | #endif /* __CONFIG_H */ |