Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Freescale Semiconductor, Inc. |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 3 | * Copyright (C) 2014 O.S. Systems Software LTDA. |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 4 | * |
| 5 | * Author: Fabio Estevam <fabio.estevam@freescale.com> |
| 6 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <asm/arch/clock.h> |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 11 | #include <asm/arch/crm_regs.h> |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 12 | #include <asm/arch/iomux.h> |
| 13 | #include <asm/arch/imx-regs.h> |
| 14 | #include <asm/arch/mx6-pins.h> |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 15 | #include <asm/arch/mxc_hdmi.h> |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 16 | #include <asm/arch/sys_proto.h> |
| 17 | #include <asm/gpio.h> |
| 18 | #include <asm/imx-common/iomux-v3.h> |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 19 | #include <asm/imx-common/mxc_i2c.h> |
Otavio Salvador | eaffaa2 | 2013-04-19 03:42:03 +0000 | [diff] [blame] | 20 | #include <asm/imx-common/boot_mode.h> |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 21 | #include <asm/imx-common/video.h> |
Stefano Babic | a5ad8ec | 2016-07-20 17:53:56 +0200 | [diff] [blame] | 22 | #include <asm/imx-common/sata.h> |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 23 | #include <asm/io.h> |
Alexey Brodkin | 1ace402 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 24 | #include <linux/sizes.h> |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 25 | #include <common.h> |
| 26 | #include <fsl_esdhc.h> |
| 27 | #include <mmc.h> |
| 28 | #include <miiphy.h> |
| 29 | #include <netdev.h> |
Fabio Estevam | 2fb6396 | 2014-02-15 14:52:00 -0200 | [diff] [blame] | 30 | #include <phy.h> |
Fabio Estevam | 67a9abe | 2014-02-15 14:52:01 -0200 | [diff] [blame] | 31 | #include <input.h> |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 32 | #include <i2c.h> |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 33 | |
| 34 | DECLARE_GLOBAL_DATA_PTR; |
| 35 | |
Benoît Thébaudeau | 7e2173c | 2013-04-26 01:34:47 +0000 | [diff] [blame] | 36 | #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 37 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | \ |
| 38 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 39 | |
Benoît Thébaudeau | 7e2173c | 2013-04-26 01:34:47 +0000 | [diff] [blame] | 40 | #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \ |
| 41 | PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \ |
| 42 | PAD_CTL_SRE_FAST | PAD_CTL_HYS) |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 43 | |
Benoît Thébaudeau | 7e2173c | 2013-04-26 01:34:47 +0000 | [diff] [blame] | 44 | #define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 45 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS) |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 46 | |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 47 | #define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | \ |
| 48 | PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS | \ |
| 49 | PAD_CTL_ODE | PAD_CTL_SRE_FAST) |
| 50 | |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 51 | #define USDHC1_CD_GPIO IMX_GPIO_NR(1, 2) |
Otavio Salvador | 08f32f7 | 2013-04-19 03:42:01 +0000 | [diff] [blame] | 52 | #define USDHC3_CD_GPIO IMX_GPIO_NR(3, 9) |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 53 | #define ETH_PHY_RESET IMX_GPIO_NR(3, 29) |
Fabio Estevam | 9a8804a | 2015-05-21 19:24:05 -0300 | [diff] [blame] | 54 | #define REV_DETECTION IMX_GPIO_NR(2, 28) |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 55 | |
| 56 | int dram_init(void) |
| 57 | { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 58 | gd->ram_size = imx_ddr_size(); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 59 | |
| 60 | return 0; |
| 61 | } |
| 62 | |
| 63 | static iomux_v3_cfg_t const uart1_pads[] = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 64 | IOMUX_PADS(PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), |
| 65 | IOMUX_PADS(PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)), |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 66 | }; |
| 67 | |
Fabio Estevam | afb9266 | 2014-02-15 14:51:58 -0200 | [diff] [blame] | 68 | static iomux_v3_cfg_t const usdhc1_pads[] = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 69 | IOMUX_PADS(PAD_SD1_CLK__SD1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 70 | IOMUX_PADS(PAD_SD1_CMD__SD1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 71 | IOMUX_PADS(PAD_SD1_DAT0__SD1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 72 | IOMUX_PADS(PAD_SD1_DAT1__SD1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 73 | IOMUX_PADS(PAD_SD1_DAT2__SD1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 74 | IOMUX_PADS(PAD_SD1_DAT3__SD1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 75 | /* Carrier MicroSD Card Detect */ |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 76 | IOMUX_PADS(PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 77 | }; |
| 78 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 79 | static iomux_v3_cfg_t const usdhc3_pads[] = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 80 | IOMUX_PADS(PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 81 | IOMUX_PADS(PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 82 | IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 83 | IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 84 | IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
| 85 | IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL)), |
Otavio Salvador | 08f32f7 | 2013-04-19 03:42:01 +0000 | [diff] [blame] | 86 | /* SOM MicroSD Card Detect */ |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 87 | IOMUX_PADS(PAD_EIM_DA9__GPIO3_IO09 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 88 | }; |
| 89 | |
| 90 | static iomux_v3_cfg_t const enet_pads[] = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 91 | IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 92 | IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 93 | IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 94 | IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 95 | IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 96 | IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 97 | IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 98 | IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 99 | IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 100 | IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 101 | IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 102 | IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 103 | IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 104 | IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
| 105 | IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL)), |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 106 | /* AR8031 PHY Reset */ |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 107 | IOMUX_PADS(PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 108 | }; |
| 109 | |
Fabio Estevam | 9a8804a | 2015-05-21 19:24:05 -0300 | [diff] [blame] | 110 | static iomux_v3_cfg_t const rev_detection_pad[] = { |
| 111 | IOMUX_PADS(PAD_EIM_EB0__GPIO2_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL)), |
| 112 | }; |
| 113 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 114 | static void setup_iomux_uart(void) |
| 115 | { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 116 | SETUP_IOMUX_PADS(uart1_pads); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 117 | } |
| 118 | |
| 119 | static void setup_iomux_enet(void) |
| 120 | { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 121 | SETUP_IOMUX_PADS(enet_pads); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 122 | |
| 123 | /* Reset AR8031 PHY */ |
| 124 | gpio_direction_output(ETH_PHY_RESET, 0); |
Fabio Estevam | 59a6ca5 | 2016-01-05 17:02:54 -0200 | [diff] [blame] | 125 | mdelay(10); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 126 | gpio_set_value(ETH_PHY_RESET, 1); |
Fabio Estevam | 59a6ca5 | 2016-01-05 17:02:54 -0200 | [diff] [blame] | 127 | udelay(100); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 128 | } |
| 129 | |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 130 | static struct fsl_esdhc_cfg usdhc_cfg[2] = { |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 131 | {USDHC3_BASE_ADDR}, |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 132 | {USDHC1_BASE_ADDR}, |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 133 | }; |
| 134 | |
Otavio Salvador | 08f32f7 | 2013-04-19 03:42:01 +0000 | [diff] [blame] | 135 | int board_mmc_getcd(struct mmc *mmc) |
| 136 | { |
| 137 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 138 | int ret = 0; |
| 139 | |
| 140 | switch (cfg->esdhc_base) { |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 141 | case USDHC1_BASE_ADDR: |
| 142 | ret = !gpio_get_value(USDHC1_CD_GPIO); |
| 143 | break; |
Otavio Salvador | 08f32f7 | 2013-04-19 03:42:01 +0000 | [diff] [blame] | 144 | case USDHC3_BASE_ADDR: |
| 145 | ret = !gpio_get_value(USDHC3_CD_GPIO); |
| 146 | break; |
| 147 | } |
| 148 | |
| 149 | return ret; |
| 150 | } |
| 151 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 152 | int board_mmc_init(bd_t *bis) |
| 153 | { |
Fabio Estevam | 05beb8e | 2014-11-15 14:50:26 -0200 | [diff] [blame] | 154 | int ret; |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 155 | u32 index = 0; |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 156 | |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 157 | /* |
| 158 | * Following map is done: |
Bin Meng | a187559 | 2016-02-05 19:30:11 -0800 | [diff] [blame] | 159 | * (U-Boot device node) (Physical Port) |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 160 | * mmc0 SOM MicroSD |
| 161 | * mmc1 Carrier board MicroSD |
| 162 | */ |
| 163 | for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) { |
| 164 | switch (index) { |
| 165 | case 0: |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 166 | SETUP_IOMUX_PADS(usdhc3_pads); |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 167 | usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK); |
| 168 | usdhc_cfg[0].max_bus_width = 4; |
| 169 | gpio_direction_input(USDHC3_CD_GPIO); |
| 170 | break; |
| 171 | case 1: |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 172 | SETUP_IOMUX_PADS(usdhc1_pads); |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 173 | usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); |
| 174 | usdhc_cfg[1].max_bus_width = 4; |
| 175 | gpio_direction_input(USDHC1_CD_GPIO); |
| 176 | break; |
| 177 | default: |
| 178 | printf("Warning: you configured more USDHC controllers" |
| 179 | "(%d) then supported by the board (%d)\n", |
| 180 | index + 1, CONFIG_SYS_FSL_USDHC_NUM); |
Fabio Estevam | 05beb8e | 2014-11-15 14:50:26 -0200 | [diff] [blame] | 181 | return -EINVAL; |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 182 | } |
Abbas Raza | aad4659 | 2013-03-25 09:13:34 +0000 | [diff] [blame] | 183 | |
Fabio Estevam | 05beb8e | 2014-11-15 14:50:26 -0200 | [diff] [blame] | 184 | ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]); |
| 185 | if (ret) |
| 186 | return ret; |
Otavio Salvador | 5ed1573 | 2013-04-19 03:42:02 +0000 | [diff] [blame] | 187 | } |
| 188 | |
Fabio Estevam | 05beb8e | 2014-11-15 14:50:26 -0200 | [diff] [blame] | 189 | return 0; |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 190 | } |
| 191 | |
Fabio Estevam | dac09fc | 2016-11-01 14:58:16 -0200 | [diff] [blame] | 192 | static int ar8031_phy_fixup(struct phy_device *phydev) |
| 193 | { |
| 194 | unsigned short val; |
| 195 | |
| 196 | /* To enable AR8031 ouput a 125MHz clk from CLK_25M */ |
| 197 | phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7); |
| 198 | phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016); |
| 199 | phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007); |
| 200 | |
| 201 | val = phy_read(phydev, MDIO_DEVAD_NONE, 0xe); |
| 202 | val &= 0xffe3; |
| 203 | val |= 0x18; |
| 204 | phy_write(phydev, MDIO_DEVAD_NONE, 0xe, val); |
| 205 | |
| 206 | /* introduce tx clock delay */ |
| 207 | phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x5); |
| 208 | val = phy_read(phydev, MDIO_DEVAD_NONE, 0x1e); |
| 209 | val |= 0x0100; |
| 210 | phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, val); |
| 211 | |
| 212 | return 0; |
| 213 | } |
| 214 | |
| 215 | int board_phy_config(struct phy_device *phydev) |
| 216 | { |
| 217 | ar8031_phy_fixup(phydev); |
| 218 | |
| 219 | if (phydev->drv->config) |
| 220 | phydev->drv->config(phydev); |
| 221 | |
| 222 | return 0; |
| 223 | } |
| 224 | |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 225 | #if defined(CONFIG_VIDEO_IPUV3) |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 226 | struct i2c_pads_info mx6q_i2c2_pad_info = { |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 227 | .scl = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 228 | .i2c_mode = MX6Q_PAD_KEY_COL3__I2C2_SCL |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 229 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 230 | .gpio_mode = MX6Q_PAD_KEY_COL3__GPIO4_IO12 |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 231 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
| 232 | .gp = IMX_GPIO_NR(4, 12) |
| 233 | }, |
| 234 | .sda = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 235 | .i2c_mode = MX6Q_PAD_KEY_ROW3__I2C2_SDA |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 236 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 237 | .gpio_mode = MX6Q_PAD_KEY_ROW3__GPIO4_IO13 |
| 238 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
| 239 | .gp = IMX_GPIO_NR(4, 13) |
| 240 | } |
| 241 | }; |
| 242 | |
| 243 | struct i2c_pads_info mx6dl_i2c2_pad_info = { |
| 244 | .scl = { |
| 245 | .i2c_mode = MX6DL_PAD_KEY_COL3__I2C2_SCL |
| 246 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
| 247 | .gpio_mode = MX6DL_PAD_KEY_COL3__GPIO4_IO12 |
| 248 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
| 249 | .gp = IMX_GPIO_NR(4, 12) |
| 250 | }, |
| 251 | .sda = { |
| 252 | .i2c_mode = MX6DL_PAD_KEY_ROW3__I2C2_SDA |
| 253 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
| 254 | .gpio_mode = MX6DL_PAD_KEY_ROW3__GPIO4_IO13 |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 255 | | MUX_PAD_CTRL(I2C_PAD_CTRL), |
| 256 | .gp = IMX_GPIO_NR(4, 13) |
| 257 | } |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 258 | }; |
| 259 | |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 260 | static iomux_v3_cfg_t const fwadapt_7wvga_pads[] = { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 261 | IOMUX_PADS(PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK), |
| 262 | IOMUX_PADS(PAD_DI0_PIN2__IPU1_DI0_PIN02), /* HSync */ |
| 263 | IOMUX_PADS(PAD_DI0_PIN3__IPU1_DI0_PIN03), /* VSync */ |
| 264 | IOMUX_PADS(PAD_DI0_PIN4__IPU1_DI0_PIN04 | MUX_PAD_CTRL(PAD_CTL_DSE_120ohm)), /* Contrast */ |
| 265 | IOMUX_PADS(PAD_DI0_PIN15__IPU1_DI0_PIN15), /* DISP0_DRDY */ |
| 266 | IOMUX_PADS(PAD_DISP0_DAT0__IPU1_DISP0_DATA00), |
| 267 | IOMUX_PADS(PAD_DISP0_DAT1__IPU1_DISP0_DATA01), |
| 268 | IOMUX_PADS(PAD_DISP0_DAT2__IPU1_DISP0_DATA02), |
| 269 | IOMUX_PADS(PAD_DISP0_DAT3__IPU1_DISP0_DATA03), |
| 270 | IOMUX_PADS(PAD_DISP0_DAT4__IPU1_DISP0_DATA04), |
| 271 | IOMUX_PADS(PAD_DISP0_DAT5__IPU1_DISP0_DATA05), |
| 272 | IOMUX_PADS(PAD_DISP0_DAT6__IPU1_DISP0_DATA06), |
| 273 | IOMUX_PADS(PAD_DISP0_DAT7__IPU1_DISP0_DATA07), |
| 274 | IOMUX_PADS(PAD_DISP0_DAT8__IPU1_DISP0_DATA08), |
| 275 | IOMUX_PADS(PAD_DISP0_DAT9__IPU1_DISP0_DATA09), |
| 276 | IOMUX_PADS(PAD_DISP0_DAT10__IPU1_DISP0_DATA10), |
| 277 | IOMUX_PADS(PAD_DISP0_DAT11__IPU1_DISP0_DATA11), |
| 278 | IOMUX_PADS(PAD_DISP0_DAT12__IPU1_DISP0_DATA12), |
| 279 | IOMUX_PADS(PAD_DISP0_DAT13__IPU1_DISP0_DATA13), |
| 280 | IOMUX_PADS(PAD_DISP0_DAT14__IPU1_DISP0_DATA14), |
| 281 | IOMUX_PADS(PAD_DISP0_DAT15__IPU1_DISP0_DATA15), |
| 282 | IOMUX_PADS(PAD_DISP0_DAT16__IPU1_DISP0_DATA16), |
| 283 | IOMUX_PADS(PAD_DISP0_DAT17__IPU1_DISP0_DATA17), |
| 284 | IOMUX_PADS(PAD_SD4_DAT2__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_BKLEN */ |
| 285 | IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)), /* DISP0_VDDEN */ |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 286 | }; |
| 287 | |
| 288 | static void do_enable_hdmi(struct display_info_t const *dev) |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 289 | { |
Pardeep Kumar Singla | 5ea7f0e | 2013-07-25 12:12:13 -0500 | [diff] [blame] | 290 | imx_enable_hdmi_phy(); |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 291 | } |
| 292 | |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 293 | static int detect_i2c(struct display_info_t const *dev) |
| 294 | { |
| 295 | return (0 == i2c_set_bus_num(dev->bus)) && |
| 296 | (0 == i2c_probe(dev->addr)); |
| 297 | } |
| 298 | |
| 299 | static void enable_fwadapt_7wvga(struct display_info_t const *dev) |
| 300 | { |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 301 | SETUP_IOMUX_PADS(fwadapt_7wvga_pads); |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 302 | |
| 303 | gpio_direction_output(IMX_GPIO_NR(2, 10), 1); |
| 304 | gpio_direction_output(IMX_GPIO_NR(2, 11), 1); |
| 305 | } |
| 306 | |
| 307 | struct display_info_t const displays[] = {{ |
| 308 | .bus = -1, |
| 309 | .addr = 0, |
| 310 | .pixfmt = IPU_PIX_FMT_RGB24, |
| 311 | .detect = detect_hdmi, |
| 312 | .enable = do_enable_hdmi, |
| 313 | .mode = { |
| 314 | .name = "HDMI", |
| 315 | .refresh = 60, |
| 316 | .xres = 1024, |
| 317 | .yres = 768, |
| 318 | .pixclock = 15385, |
| 319 | .left_margin = 220, |
| 320 | .right_margin = 40, |
| 321 | .upper_margin = 21, |
| 322 | .lower_margin = 7, |
| 323 | .hsync_len = 60, |
| 324 | .vsync_len = 10, |
| 325 | .sync = FB_SYNC_EXT, |
| 326 | .vmode = FB_VMODE_NONINTERLACED |
| 327 | } }, { |
| 328 | .bus = 1, |
| 329 | .addr = 0x10, |
| 330 | .pixfmt = IPU_PIX_FMT_RGB666, |
| 331 | .detect = detect_i2c, |
| 332 | .enable = enable_fwadapt_7wvga, |
| 333 | .mode = { |
| 334 | .name = "FWBADAPT-LCD-F07A-0102", |
| 335 | .refresh = 60, |
| 336 | .xres = 800, |
| 337 | .yres = 480, |
| 338 | .pixclock = 33260, |
| 339 | .left_margin = 128, |
| 340 | .right_margin = 128, |
| 341 | .upper_margin = 22, |
| 342 | .lower_margin = 22, |
| 343 | .hsync_len = 1, |
| 344 | .vsync_len = 1, |
| 345 | .sync = 0, |
| 346 | .vmode = FB_VMODE_NONINTERLACED |
| 347 | } } }; |
| 348 | size_t display_count = ARRAY_SIZE(displays); |
| 349 | |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 350 | static void setup_display(void) |
| 351 | { |
| 352 | struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR; |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 353 | int reg; |
| 354 | |
Pardeep Kumar Singla | 5ea7f0e | 2013-07-25 12:12:13 -0500 | [diff] [blame] | 355 | enable_ipu_clock(); |
| 356 | imx_setup_hdmi(); |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 357 | |
| 358 | reg = readl(&mxc_ccm->chsccdr); |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 359 | reg |= (CHSCCDR_CLK_SEL_LDB_DI0 |
Pardeep Kumar Singla | 5ea7f0e | 2013-07-25 12:12:13 -0500 | [diff] [blame] | 360 | << MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET); |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 361 | writel(reg, &mxc_ccm->chsccdr); |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 362 | |
| 363 | /* Disable LCD backlight */ |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 364 | SETUP_IOMUX_PAD(PAD_DI0_PIN4__GPIO4_IO20); |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 365 | gpio_direction_input(IMX_GPIO_NR(4, 20)); |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 366 | } |
| 367 | #endif /* CONFIG_VIDEO_IPUV3 */ |
| 368 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 369 | int board_eth_init(bd_t *bis) |
| 370 | { |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 371 | setup_iomux_enet(); |
| 372 | |
Fabio Estevam | 14da759 | 2014-01-04 17:36:28 -0200 | [diff] [blame] | 373 | return cpu_eth_init(bis); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 374 | } |
| 375 | |
| 376 | int board_early_init_f(void) |
| 377 | { |
| 378 | setup_iomux_uart(); |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 379 | #if defined(CONFIG_VIDEO_IPUV3) |
| 380 | setup_display(); |
| 381 | #endif |
Gilles Chanteperdrix | e355eec | 2016-06-09 10:33:27 +0200 | [diff] [blame] | 382 | #ifdef CONFIG_CMD_SATA |
| 383 | /* Only mx6q wandboard has SATA */ |
| 384 | if (is_cpu_type(MXC_CPU_MX6Q)) |
| 385 | setup_sata(); |
| 386 | #endif |
| 387 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 388 | return 0; |
| 389 | } |
| 390 | |
Fabio Estevam | 7bcb983 | 2013-05-23 07:50:23 +0000 | [diff] [blame] | 391 | /* |
| 392 | * Do not overwrite the console |
| 393 | * Use always serial for U-Boot console |
| 394 | */ |
| 395 | int overwrite_console(void) |
| 396 | { |
| 397 | return 1; |
| 398 | } |
| 399 | |
Otavio Salvador | eaffaa2 | 2013-04-19 03:42:03 +0000 | [diff] [blame] | 400 | #ifdef CONFIG_CMD_BMODE |
| 401 | static const struct boot_mode board_boot_modes[] = { |
| 402 | /* 4 bit bus width */ |
| 403 | {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)}, |
| 404 | {"mmc1", MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)}, |
| 405 | {NULL, 0}, |
| 406 | }; |
| 407 | #endif |
| 408 | |
Fabio Estevam | 9a8804a | 2015-05-21 19:24:05 -0300 | [diff] [blame] | 409 | static bool is_revc1(void) |
| 410 | { |
| 411 | SETUP_IOMUX_PADS(rev_detection_pad); |
| 412 | gpio_direction_input(REV_DETECTION); |
| 413 | |
| 414 | if (gpio_get_value(REV_DETECTION)) |
| 415 | return true; |
| 416 | else |
| 417 | return false; |
| 418 | } |
| 419 | |
Otavio Salvador | eaffaa2 | 2013-04-19 03:42:03 +0000 | [diff] [blame] | 420 | int board_late_init(void) |
| 421 | { |
| 422 | #ifdef CONFIG_CMD_BMODE |
| 423 | add_board_boot_modes(board_boot_modes); |
| 424 | #endif |
| 425 | |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 426 | #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG |
Breno Lima | 98b040c | 2016-07-22 09:11:02 -0300 | [diff] [blame] | 427 | if (is_mx6dq()) |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 428 | setenv("board_rev", "MX6Q"); |
| 429 | else |
| 430 | setenv("board_rev", "MX6DL"); |
Fabio Estevam | 9a8804a | 2015-05-21 19:24:05 -0300 | [diff] [blame] | 431 | |
| 432 | if (is_revc1()) |
| 433 | setenv("board_name", "C1"); |
| 434 | else |
| 435 | setenv("board_name", "B1"); |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 436 | #endif |
Otavio Salvador | eaffaa2 | 2013-04-19 03:42:03 +0000 | [diff] [blame] | 437 | return 0; |
| 438 | } |
| 439 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 440 | int board_init(void) |
| 441 | { |
| 442 | /* address of boot parameters */ |
| 443 | gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; |
| 444 | |
Sven Ebenfeld | 36c0627 | 2016-11-25 21:42:53 +0100 | [diff] [blame] | 445 | #if defined(CONFIG_VIDEO_IPUV3) |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 446 | setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info); |
Breno Lima | 98b040c | 2016-07-22 09:11:02 -0300 | [diff] [blame] | 447 | if (is_mx6dq()) |
Fabio Estevam | 0d1ea05 | 2015-05-11 20:50:22 -0300 | [diff] [blame] | 448 | setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6q_i2c2_pad_info); |
| 449 | else |
| 450 | setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &mx6dl_i2c2_pad_info); |
Sven Ebenfeld | 36c0627 | 2016-11-25 21:42:53 +0100 | [diff] [blame] | 451 | #endif |
Otavio Salvador | 8bc7c48 | 2014-05-01 19:02:31 -0300 | [diff] [blame] | 452 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 453 | return 0; |
| 454 | } |
| 455 | |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 456 | int checkboard(void) |
| 457 | { |
Fabio Estevam | 9a8804a | 2015-05-21 19:24:05 -0300 | [diff] [blame] | 458 | if (is_revc1()) |
| 459 | puts("Board: Wandboard rev C1\n"); |
| 460 | else |
| 461 | puts("Board: Wandboard rev B1\n"); |
Fabio Estevam | e2d282a | 2013-03-15 10:43:48 +0000 | [diff] [blame] | 462 | |
| 463 | return 0; |
| 464 | } |