blob: bbc4434ddb9ee859382c7bc9802e6a271eb3f8fc [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilya Yanok0b23fb32009-07-21 19:32:21 +04002/*
3 * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
4 * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
5 * (C) Copyright 2008 Armadeus Systems nc
6 * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
7 * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
Ilya Yanok0b23fb32009-07-21 19:32:21 +04008 */
9
10#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070011#include <cpu_func.h>
Jagan Teki60752ca2016-12-06 00:00:49 +010012#include <dm.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060013#include <env.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040015#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060016#include <memalign.h>
Jagan Teki567173a2016-12-06 00:00:50 +010017#include <miiphy.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040018#include <net.h>
Jeroen Hofstee84f64c82014-10-08 22:57:40 +020019#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060020#include <asm/cache.h>
Simon Glass401d1c42020-10-30 21:38:53 -060021#include <asm/global_data.h>
Simon Glassc05ed002020-05-10 11:40:11 -060022#include <linux/delay.h>
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +020023#include <power/regulator.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040024
Jagan Teki567173a2016-12-06 00:00:50 +010025#include <asm/io.h>
26#include <linux/errno.h>
27#include <linux/compiler.h>
28
Ilya Yanok0b23fb32009-07-21 19:32:21 +040029#include <asm/arch/clock.h>
30#include <asm/arch/imx-regs.h>
Stefano Babic552a8482017-06-29 10:16:06 +020031#include <asm/mach-imx/sys_proto.h>
Michael Trimarchiefd0b792018-06-17 15:22:39 +020032#include <asm-generic/gpio.h>
33
34#include "fec_mxc.h"
Ye Li6a895d02020-05-03 22:41:15 +080035#include <eth_phy.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040036
37DECLARE_GLOBAL_DATA_PTR;
38
Marek Vasutbc1ce152012-08-29 03:49:49 +000039/*
40 * Timeout the transfer after 5 mS. This is usually a bit more, since
41 * the code in the tightloops this timeout is used in adds some overhead.
42 */
43#define FEC_XFER_TIMEOUT 5000
44
Fabio Estevamdb5b7f52014-08-25 13:34:16 -030045/*
46 * The standard 32-byte DMA alignment does not work on mx6solox, which requires
47 * 64-byte alignment in the DMA RX FEC buffer.
48 * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also
49 * satisfies the alignment on other SoCs (32-bytes)
50 */
51#define FEC_DMA_RX_MINALIGN 64
52
Ilya Yanok0b23fb32009-07-21 19:32:21 +040053#ifndef CONFIG_MII
54#error "CONFIG_MII has to be defined!"
55#endif
56
Marek Vasutbe7e87e2011-11-08 23:18:10 +000057/*
58 * The i.MX28 operates with packets in big endian. We need to swap them before
59 * sending and after receiving.
60 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000061#ifdef CONFIG_MX28
62#define CONFIG_FEC_MXC_SWAP_PACKET
63#endif
64
65#define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd))
66
67/* Check various alignment issues at compile time */
68#if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0))
69#error "ARCH_DMA_MINALIGN must be multiple of 16!"
70#endif
71
72#if ((PKTALIGN < ARCH_DMA_MINALIGN) || \
73 (PKTALIGN % ARCH_DMA_MINALIGN != 0))
74#error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!"
Marek Vasutbe7e87e2011-11-08 23:18:10 +000075#endif
76
Ilya Yanok0b23fb32009-07-21 19:32:21 +040077#undef DEBUG
78
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000079#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasutbe7e87e2011-11-08 23:18:10 +000080static void swap_packet(uint32_t *packet, int length)
81{
82 int i;
83
84 for (i = 0; i < DIV_ROUND_UP(length, 4); i++)
85 packet[i] = __swab32(packet[i]);
86}
87#endif
88
Jagan Teki567173a2016-12-06 00:00:50 +010089/* MII-interface related functions */
90static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyaddr,
91 uint8_t regaddr)
Ilya Yanok0b23fb32009-07-21 19:32:21 +040092{
Ilya Yanok0b23fb32009-07-21 19:32:21 +040093 uint32_t reg; /* convenient holder for the PHY register */
94 uint32_t phy; /* convenient holder for the PHY */
95 uint32_t start;
Troy Kisky13947f42012-02-07 14:08:47 +000096 int val;
Ilya Yanok0b23fb32009-07-21 19:32:21 +040097
98 /*
99 * reading from any PHY's register is done by properly
100 * programming the FEC's MII data register.
101 */
Marek Vasutd133b882011-09-11 18:05:34 +0000102 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Teki567173a2016-12-06 00:00:50 +0100103 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
104 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400105
106 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
Marek Vasutd133b882011-09-11 18:05:34 +0000107 phy | reg, &eth->mii_data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400108
Jagan Teki567173a2016-12-06 00:00:50 +0100109 /* wait for the related interrupt */
Graeme Russa60d1e52011-07-15 23:31:37 +0000110 start = get_timer(0);
Marek Vasutd133b882011-09-11 18:05:34 +0000111 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400112 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
113 printf("Read MDIO failed...\n");
114 return -1;
115 }
116 }
117
Jagan Teki567173a2016-12-06 00:00:50 +0100118 /* clear mii interrupt bit */
Marek Vasutd133b882011-09-11 18:05:34 +0000119 writel(FEC_IEVENT_MII, &eth->ievent);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400120
Jagan Teki567173a2016-12-06 00:00:50 +0100121 /* it's now safe to read the PHY's register */
Troy Kisky13947f42012-02-07 14:08:47 +0000122 val = (unsigned short)readl(&eth->mii_data);
Jagan Teki567173a2016-12-06 00:00:50 +0100123 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
124 regaddr, val);
Troy Kisky13947f42012-02-07 14:08:47 +0000125 return val;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400126}
127
Peng Fan673f6592019-10-25 09:48:02 +0000128#ifndef imx_get_fecclk
129u32 __weak imx_get_fecclk(void)
130{
131 return 0;
132}
133#endif
134
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200135static int fec_get_clk_rate(void *udev, int idx)
136{
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200137 struct fec_priv *fec;
138 struct udevice *dev;
139 int ret;
140
Peng Fan673f6592019-10-25 09:48:02 +0000141 if (IS_ENABLED(CONFIG_IMX8) ||
142 CONFIG_IS_ENABLED(CLK_CCF)) {
143 dev = udev;
144 if (!dev) {
Tim Harveyb247fa72021-06-30 16:50:03 -0700145 ret = uclass_get_device_by_seq(UCLASS_ETH, idx, &dev);
Peng Fan673f6592019-10-25 09:48:02 +0000146 if (ret < 0) {
147 debug("Can't get FEC udev: %d\n", ret);
148 return ret;
149 }
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200150 }
Peng Fan673f6592019-10-25 09:48:02 +0000151
152 fec = dev_get_priv(dev);
153 if (fec)
154 return fec->clk_rate;
155
156 return -EINVAL;
157 } else {
158 return imx_get_fecclk();
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200159 }
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200160}
161
Troy Kisky575c5cc2012-10-22 16:40:41 +0000162static void fec_mii_setspeed(struct ethernet_regs *eth)
Stefano Babic4294b242010-02-01 14:51:30 +0100163{
164 /*
165 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
166 * and do not drop the Preamble.
Måns Rullgård843a3e52015-12-08 15:38:45 +0000167 *
168 * The i.MX28 and i.MX6 types have another field in the MSCR (aka
169 * MII_SPEED) register that defines the MDIO output hold time. Earlier
170 * versions are RAZ there, so just ignore the difference and write the
171 * register always.
172 * The minimal hold time according to IEE802.3 (clause 22) is 10 ns.
173 * HOLDTIME + 1 is the number of clk cycles the fec is holding the
174 * output.
175 * The HOLDTIME bitfield takes values between 0 and 7 (inclusive).
176 * Given that ceil(clkrate / 5000000) <= 64, the calculation for
177 * holdtime cannot result in a value greater than 3.
Stefano Babic4294b242010-02-01 14:51:30 +0100178 */
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200179 u32 pclk;
180 u32 speed;
181 u32 hold;
182 int ret;
183
184 ret = fec_get_clk_rate(NULL, 0);
185 if (ret < 0) {
186 printf("Can't find FEC0 clk rate: %d\n", ret);
187 return;
188 }
189 pclk = ret;
190 speed = DIV_ROUND_UP(pclk, 5000000);
191 hold = DIV_ROUND_UP(pclk, 100000000) - 1;
192
Markus Niebel6ba45cc2014-02-05 10:54:11 +0100193#ifdef FEC_QUIRK_ENET_MAC
194 speed--;
195#endif
Måns Rullgård843a3e52015-12-08 15:38:45 +0000196 writel(speed << 1 | hold << 8, &eth->mii_speed);
Troy Kisky575c5cc2012-10-22 16:40:41 +0000197 debug("%s: mii_speed %08x\n", __func__, readl(&eth->mii_speed));
Stefano Babic4294b242010-02-01 14:51:30 +0100198}
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400199
Jagan Teki567173a2016-12-06 00:00:50 +0100200static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyaddr,
201 uint8_t regaddr, uint16_t data)
Troy Kisky13947f42012-02-07 14:08:47 +0000202{
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400203 uint32_t reg; /* convenient holder for the PHY register */
204 uint32_t phy; /* convenient holder for the PHY */
205 uint32_t start;
206
Jagan Teki567173a2016-12-06 00:00:50 +0100207 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
208 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400209
210 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
Marek Vasutd133b882011-09-11 18:05:34 +0000211 FEC_MII_DATA_TA | phy | reg | data, &eth->mii_data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400212
Jagan Teki567173a2016-12-06 00:00:50 +0100213 /* wait for the MII interrupt */
Graeme Russa60d1e52011-07-15 23:31:37 +0000214 start = get_timer(0);
Marek Vasutd133b882011-09-11 18:05:34 +0000215 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400216 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
217 printf("Write MDIO failed...\n");
218 return -1;
219 }
220 }
221
Jagan Teki567173a2016-12-06 00:00:50 +0100222 /* clear MII interrupt bit */
Marek Vasutd133b882011-09-11 18:05:34 +0000223 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Teki567173a2016-12-06 00:00:50 +0100224 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
225 regaddr, data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400226
227 return 0;
228}
229
Jagan Teki567173a2016-12-06 00:00:50 +0100230static int fec_phy_read(struct mii_dev *bus, int phyaddr, int dev_addr,
231 int regaddr)
Troy Kisky13947f42012-02-07 14:08:47 +0000232{
Jagan Teki567173a2016-12-06 00:00:50 +0100233 return fec_mdio_read(bus->priv, phyaddr, regaddr);
Troy Kisky13947f42012-02-07 14:08:47 +0000234}
235
Jagan Teki567173a2016-12-06 00:00:50 +0100236static int fec_phy_write(struct mii_dev *bus, int phyaddr, int dev_addr,
237 int regaddr, u16 data)
Troy Kisky13947f42012-02-07 14:08:47 +0000238{
Jagan Teki567173a2016-12-06 00:00:50 +0100239 return fec_mdio_write(bus->priv, phyaddr, regaddr, data);
Troy Kisky13947f42012-02-07 14:08:47 +0000240}
241
242#ifndef CONFIG_PHYLIB
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400243static int miiphy_restart_aneg(struct eth_device *dev)
244{
Stefano Babicb774fe92012-02-22 00:24:35 +0000245 int ret = 0;
246#if !defined(CONFIG_FEC_MXC_NO_ANEG)
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200247 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky13947f42012-02-07 14:08:47 +0000248 struct ethernet_regs *eth = fec->bus->priv;
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200249
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400250 /*
251 * Wake up from sleep if necessary
252 * Reset PHY, then delay 300ns
253 */
John Rigbycb17b922010-01-25 23:12:55 -0700254#ifdef CONFIG_MX27
Troy Kisky13947f42012-02-07 14:08:47 +0000255 fec_mdio_write(eth, fec->phy_id, MII_DCOUNTER, 0x00FF);
John Rigbycb17b922010-01-25 23:12:55 -0700256#endif
Troy Kisky13947f42012-02-07 14:08:47 +0000257 fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400258 udelay(1000);
259
Jagan Teki567173a2016-12-06 00:00:50 +0100260 /* Set the auto-negotiation advertisement register bits */
Troy Kisky13947f42012-02-07 14:08:47 +0000261 fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE,
Jagan Teki567173a2016-12-06 00:00:50 +0100262 LPA_100FULL | LPA_100HALF | LPA_10FULL |
263 LPA_10HALF | PHY_ANLPAR_PSB_802_3);
Troy Kisky13947f42012-02-07 14:08:47 +0000264 fec_mdio_write(eth, fec->phy_id, MII_BMCR,
Jagan Teki567173a2016-12-06 00:00:50 +0100265 BMCR_ANENABLE | BMCR_ANRESTART);
Marek Vasut2e5f4422011-09-11 18:05:36 +0000266
267 if (fec->mii_postcall)
268 ret = fec->mii_postcall(fec->phy_id);
269
Stefano Babicb774fe92012-02-22 00:24:35 +0000270#endif
Marek Vasut2e5f4422011-09-11 18:05:36 +0000271 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400272}
273
Hannes Schmelzer07507012016-06-22 12:07:14 +0200274#ifndef CONFIG_FEC_FIXED_SPEED
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400275static int miiphy_wait_aneg(struct eth_device *dev)
276{
277 uint32_t start;
Troy Kisky13947f42012-02-07 14:08:47 +0000278 int status;
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200279 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky13947f42012-02-07 14:08:47 +0000280 struct ethernet_regs *eth = fec->bus->priv;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400281
Jagan Teki567173a2016-12-06 00:00:50 +0100282 /* Wait for AN completion */
Graeme Russa60d1e52011-07-15 23:31:37 +0000283 start = get_timer(0);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400284 do {
285 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
286 printf("%s: Autonegotiation timeout\n", dev->name);
287 return -1;
288 }
289
Troy Kisky13947f42012-02-07 14:08:47 +0000290 status = fec_mdio_read(eth, fec->phy_id, MII_BMSR);
291 if (status < 0) {
292 printf("%s: Autonegotiation failed. status: %d\n",
Jagan Teki567173a2016-12-06 00:00:50 +0100293 dev->name, status);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400294 return -1;
295 }
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500296 } while (!(status & BMSR_LSTATUS));
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400297
298 return 0;
299}
Hannes Schmelzer07507012016-06-22 12:07:14 +0200300#endif /* CONFIG_FEC_FIXED_SPEED */
Troy Kisky13947f42012-02-07 14:08:47 +0000301#endif
302
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400303static int fec_rx_task_enable(struct fec_priv *fec)
304{
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000305 writel(FEC_R_DES_ACTIVE_RDAR, &fec->eth->r_des_active);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400306 return 0;
307}
308
309static int fec_rx_task_disable(struct fec_priv *fec)
310{
311 return 0;
312}
313
314static int fec_tx_task_enable(struct fec_priv *fec)
315{
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000316 writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400317 return 0;
318}
319
320static int fec_tx_task_disable(struct fec_priv *fec)
321{
322 return 0;
323}
324
325/**
326 * Initialize receive task's buffer descriptors
327 * @param[in] fec all we know about the device yet
328 * @param[in] count receive buffer count to be allocated
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000329 * @param[in] dsize desired size of each receive buffer
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100330 * Return: 0 on success
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400331 *
Marek Vasut79e5f272013-10-12 20:36:25 +0200332 * Init all RX descriptors to default values.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400333 */
Marek Vasut79e5f272013-10-12 20:36:25 +0200334static void fec_rbd_init(struct fec_priv *fec, int count, int dsize)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400335{
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000336 uint32_t size;
Ye Lif24e4822018-01-10 13:20:44 +0800337 ulong data;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000338 int i;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400339
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400340 /*
Marek Vasut79e5f272013-10-12 20:36:25 +0200341 * Reload the RX descriptors with default values and wipe
342 * the RX buffers.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400343 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000344 size = roundup(dsize, ARCH_DMA_MINALIGN);
345 for (i = 0; i < count; i++) {
Ye Lif24e4822018-01-10 13:20:44 +0800346 data = fec->rbd_base[i].data_pointer;
347 memset((void *)data, 0, dsize);
348 flush_dcache_range(data, data + size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200349
350 fec->rbd_base[i].status = FEC_RBD_EMPTY;
351 fec->rbd_base[i].data_length = 0;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000352 }
353
354 /* Mark the last RBD to close the ring. */
Marek Vasut79e5f272013-10-12 20:36:25 +0200355 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400356 fec->rbd_index = 0;
357
Ye Lif24e4822018-01-10 13:20:44 +0800358 flush_dcache_range((ulong)fec->rbd_base,
359 (ulong)fec->rbd_base + size);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400360}
361
362/**
363 * Initialize transmit task's buffer descriptors
364 * @param[in] fec all we know about the device yet
365 *
366 * Transmit buffers are created externally. We only have to init the BDs here.\n
367 * Note: There is a race condition in the hardware. When only one BD is in
368 * use it must be marked with the WRAP bit to use it for every transmitt.
369 * This bit in combination with the READY bit results into double transmit
370 * of each data buffer. It seems the state machine checks READY earlier then
371 * resetting it after the first transfer.
372 * Using two BDs solves this issue.
373 */
374static void fec_tbd_init(struct fec_priv *fec)
375{
Ye Lif24e4822018-01-10 13:20:44 +0800376 ulong addr = (ulong)fec->tbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000377 unsigned size = roundup(2 * sizeof(struct fec_bd),
378 ARCH_DMA_MINALIGN);
Marek Vasut79e5f272013-10-12 20:36:25 +0200379
380 memset(fec->tbd_base, 0, size);
381 fec->tbd_base[0].status = 0;
382 fec->tbd_base[1].status = FEC_TBD_WRAP;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400383 fec->tbd_index = 0;
Marek Vasut79e5f272013-10-12 20:36:25 +0200384 flush_dcache_range(addr, addr + size);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400385}
386
387/**
388 * Mark the given read buffer descriptor as free
389 * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
Jagan Teki567173a2016-12-06 00:00:50 +0100390 * @param[in] prbd buffer descriptor to mark free again
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400391 */
Jagan Teki567173a2016-12-06 00:00:50 +0100392static void fec_rbd_clean(int last, struct fec_bd *prbd)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400393{
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000394 unsigned short flags = FEC_RBD_EMPTY;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400395 if (last)
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000396 flags |= FEC_RBD_WRAP;
Jagan Teki567173a2016-12-06 00:00:50 +0100397 writew(flags, &prbd->status);
398 writew(0, &prbd->data_length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400399}
400
Jagan Tekif54183e2016-12-06 00:00:48 +0100401static int fec_get_hwaddr(int dev_id, unsigned char *mac)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400402{
Fabio Estevambe252b62011-12-20 05:46:31 +0000403 imx_get_mac_from_fuse(dev_id, mac);
Joe Hershberger0adb5b72015-04-08 01:41:04 -0500404 return !is_valid_ethaddr(mac);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400405}
406
Jagan Teki60752ca2016-12-06 00:00:49 +0100407static int fecmxc_set_hwaddr(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400408{
Jagan Teki60752ca2016-12-06 00:00:49 +0100409 struct fec_priv *fec = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700410 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +0100411 uchar *mac = pdata->enetaddr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400412
413 writel(0, &fec->eth->iaddr1);
414 writel(0, &fec->eth->iaddr2);
415 writel(0, &fec->eth->gaddr1);
416 writel(0, &fec->eth->gaddr2);
417
Jagan Teki567173a2016-12-06 00:00:50 +0100418 /* Set physical address */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400419 writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
Jagan Teki567173a2016-12-06 00:00:50 +0100420 &fec->eth->paddr1);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400421 writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
422
423 return 0;
424}
425
Jagan Teki567173a2016-12-06 00:00:50 +0100426/* Do initial configuration of the FEC registers */
Marek Vasuta5990b22012-05-01 11:09:41 +0000427static void fec_reg_setup(struct fec_priv *fec)
428{
429 uint32_t rcntrl;
430
Jagan Teki567173a2016-12-06 00:00:50 +0100431 /* Set interrupt mask register */
Marek Vasuta5990b22012-05-01 11:09:41 +0000432 writel(0x00000000, &fec->eth->imask);
433
Jagan Teki567173a2016-12-06 00:00:50 +0100434 /* Clear FEC-Lite interrupt event register(IEVENT) */
Marek Vasuta5990b22012-05-01 11:09:41 +0000435 writel(0xffffffff, &fec->eth->ievent);
436
Jagan Teki567173a2016-12-06 00:00:50 +0100437 /* Set FEC-Lite receive control register(R_CNTRL): */
Marek Vasuta5990b22012-05-01 11:09:41 +0000438
439 /* Start with frame length = 1518, common for all modes. */
440 rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT;
benoit.thebaudeau@advans9d2d9242012-07-19 02:12:46 +0000441 if (fec->xcv_type != SEVENWIRE) /* xMII modes */
442 rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE;
443 if (fec->xcv_type == RGMII)
Marek Vasuta5990b22012-05-01 11:09:41 +0000444 rcntrl |= FEC_RCNTRL_RGMII;
445 else if (fec->xcv_type == RMII)
446 rcntrl |= FEC_RCNTRL_RMII;
Marek Vasuta5990b22012-05-01 11:09:41 +0000447
Tim Harvey87550a82021-06-30 16:50:06 -0700448 if (fec->promisc)
449 rcntrl |= 0x8;
450
Marek Vasuta5990b22012-05-01 11:09:41 +0000451 writel(rcntrl, &fec->eth->r_cntrl);
452}
453
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400454/**
455 * Start the FEC engine
456 * @param[in] dev Our device to handle
457 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100458static int fec_open(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400459{
Jagan Teki60752ca2016-12-06 00:00:49 +0100460 struct fec_priv *fec = dev_get_priv(dev);
Troy Kisky28774cb2012-02-07 14:08:46 +0000461 int speed;
Ye Lif24e4822018-01-10 13:20:44 +0800462 ulong addr, size;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000463 int i;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400464
465 debug("fec_open: fec_open(dev)\n");
466 /* full-duplex, heartbeat disabled */
467 writel(1 << 2, &fec->eth->x_cntrl);
468 fec->rbd_index = 0;
469
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000470 /* Invalidate all descriptors */
471 for (i = 0; i < FEC_RBD_NUM - 1; i++)
472 fec_rbd_clean(0, &fec->rbd_base[i]);
473 fec_rbd_clean(1, &fec->rbd_base[i]);
474
475 /* Flush the descriptors into RAM */
476 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd),
477 ARCH_DMA_MINALIGN);
Ye Lif24e4822018-01-10 13:20:44 +0800478 addr = (ulong)fec->rbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000479 flush_dcache_range(addr, addr + size);
480
Troy Kisky28774cb2012-02-07 14:08:46 +0000481#ifdef FEC_QUIRK_ENET_MAC
Jason Liu2ef2b952011-12-16 05:17:07 +0000482 /* Enable ENET HW endian SWAP */
483 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP,
Jagan Teki567173a2016-12-06 00:00:50 +0100484 &fec->eth->ecntrl);
Jason Liu2ef2b952011-12-16 05:17:07 +0000485 /* Enable ENET store and forward mode */
486 writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD,
Jagan Teki567173a2016-12-06 00:00:50 +0100487 &fec->eth->x_wmrk);
Jason Liu2ef2b952011-12-16 05:17:07 +0000488#endif
Jagan Teki567173a2016-12-06 00:00:50 +0100489 /* Enable FEC-Lite controller */
John Rigbycb17b922010-01-25 23:12:55 -0700490 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN,
Jagan Teki567173a2016-12-06 00:00:50 +0100491 &fec->eth->ecntrl);
492
Philippe Schenkera1a34fa2020-03-11 11:52:58 +0100493#ifdef FEC_ENET_ENABLE_TXC_DELAY
494 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_TXC_DLY,
495 &fec->eth->ecntrl);
496#endif
497
498#ifdef FEC_ENET_ENABLE_RXC_DELAY
499 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RXC_DLY,
500 &fec->eth->ecntrl);
501#endif
502
Tom Rini8ba59602021-09-09 07:54:50 -0400503#if defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
John Rigby740d6ae2010-01-25 23:12:57 -0700504 udelay(100);
John Rigby740d6ae2010-01-25 23:12:57 -0700505
Jagan Teki567173a2016-12-06 00:00:50 +0100506 /* setup the MII gasket for RMII mode */
John Rigby740d6ae2010-01-25 23:12:57 -0700507 /* disable the gasket */
508 writew(0, &fec->eth->miigsk_enr);
509
510 /* wait for the gasket to be disabled */
511 while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY)
512 udelay(2);
513
514 /* configure gasket for RMII, 50 MHz, no loopback, and no echo */
515 writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr);
516
517 /* re-enable the gasket */
518 writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr);
519
520 /* wait until MII gasket is ready */
521 int max_loops = 10;
522 while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) {
523 if (--max_loops <= 0) {
524 printf("WAIT for MII Gasket ready timed out\n");
525 break;
526 }
527 }
528#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400529
Troy Kisky13947f42012-02-07 14:08:47 +0000530#ifdef CONFIG_PHYLIB
Troy Kisky4dc27ee2012-10-22 16:40:45 +0000531 {
Troy Kisky13947f42012-02-07 14:08:47 +0000532 /* Start up the PHY */
Timur Tabi11af8d62012-07-09 08:52:43 +0000533 int ret = phy_startup(fec->phydev);
534
535 if (ret) {
536 printf("Could not initialize PHY %s\n",
537 fec->phydev->dev->name);
538 return ret;
539 }
Troy Kisky13947f42012-02-07 14:08:47 +0000540 speed = fec->phydev->speed;
Troy Kisky13947f42012-02-07 14:08:47 +0000541 }
Hannes Schmelzer07507012016-06-22 12:07:14 +0200542#elif CONFIG_FEC_FIXED_SPEED
543 speed = CONFIG_FEC_FIXED_SPEED;
Troy Kisky13947f42012-02-07 14:08:47 +0000544#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400545 miiphy_wait_aneg(edev);
Troy Kisky28774cb2012-02-07 14:08:46 +0000546 speed = miiphy_speed(edev->name, fec->phy_id);
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200547 miiphy_duplex(edev->name, fec->phy_id);
Troy Kisky13947f42012-02-07 14:08:47 +0000548#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400549
Troy Kisky28774cb2012-02-07 14:08:46 +0000550#ifdef FEC_QUIRK_ENET_MAC
551 {
552 u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED;
Alison Wangbcb6e902013-05-27 22:55:43 +0000553 u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
Troy Kisky28774cb2012-02-07 14:08:46 +0000554 if (speed == _1000BASET)
555 ecr |= FEC_ECNTRL_SPEED;
556 else if (speed != _100BASET)
557 rcr |= FEC_RCNTRL_RMII_10T;
558 writel(ecr, &fec->eth->ecntrl);
559 writel(rcr, &fec->eth->r_cntrl);
560 }
561#endif
562 debug("%s:Speed=%i\n", __func__, speed);
563
Jagan Teki567173a2016-12-06 00:00:50 +0100564 /* Enable SmartDMA receive task */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400565 fec_rx_task_enable(fec);
566
567 udelay(100000);
568 return 0;
569}
570
Jagan Teki60752ca2016-12-06 00:00:49 +0100571static int fecmxc_init(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400572{
Jagan Teki60752ca2016-12-06 00:00:49 +0100573 struct fec_priv *fec = dev_get_priv(dev);
Ye Lif24e4822018-01-10 13:20:44 +0800574 u8 *mib_ptr = (uint8_t *)&fec->eth->rmon_t_drop;
575 u8 *i;
576 ulong addr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400577
John Rigbye9319f12010-10-13 14:31:08 -0600578 /* Initialize MAC address */
Jagan Teki60752ca2016-12-06 00:00:49 +0100579 fecmxc_set_hwaddr(dev);
John Rigbye9319f12010-10-13 14:31:08 -0600580
Jagan Teki567173a2016-12-06 00:00:50 +0100581 /* Setup transmit descriptors, there are two in total. */
Marek Vasut79e5f272013-10-12 20:36:25 +0200582 fec_tbd_init(fec);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400583
Marek Vasut79e5f272013-10-12 20:36:25 +0200584 /* Setup receive descriptors. */
585 fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400586
Marek Vasuta5990b22012-05-01 11:09:41 +0000587 fec_reg_setup(fec);
Marek Vasut9eb37702011-09-11 18:05:31 +0000588
benoit.thebaudeau@advansf41471e2012-07-19 02:12:58 +0000589 if (fec->xcv_type != SEVENWIRE)
Troy Kisky575c5cc2012-10-22 16:40:41 +0000590 fec_mii_setspeed(fec->bus->priv);
Marek Vasut9eb37702011-09-11 18:05:31 +0000591
Jagan Teki567173a2016-12-06 00:00:50 +0100592 /* Set Opcode/Pause Duration Register */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400593 writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */
594 writel(0x2, &fec->eth->x_wmrk);
Jagan Teki567173a2016-12-06 00:00:50 +0100595
596 /* Set multicast address filter */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400597 writel(0x00000000, &fec->eth->gaddr1);
598 writel(0x00000000, &fec->eth->gaddr2);
599
Peng Fan238a53c2018-01-10 13:20:43 +0800600 /* Do not access reserved register */
Peng Fan09de5652022-07-26 16:41:12 +0800601 if (!is_mx6ul() && !is_mx6ull() && !is_imx8() && !is_imx8m() && !is_imx8ulp() &&
602 !is_imx93()) {
Peng Fanfbecbaa2015-08-12 17:46:51 +0800603 /* clear MIB RAM */
604 for (i = mib_ptr; i <= mib_ptr + 0xfc; i += 4)
605 writel(0, i);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400606
Peng Fanfbecbaa2015-08-12 17:46:51 +0800607 /* FIFO receive start register */
608 writel(0x520, &fec->eth->r_fstart);
609 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400610
611 /* size and address of each buffer */
612 writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
Ye Lif24e4822018-01-10 13:20:44 +0800613
614 addr = (ulong)fec->tbd_base;
615 writel((uint32_t)addr, &fec->eth->etdsr);
616
617 addr = (ulong)fec->rbd_base;
618 writel((uint32_t)addr, &fec->eth->erdsr);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400619
Troy Kisky13947f42012-02-07 14:08:47 +0000620#ifndef CONFIG_PHYLIB
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400621 if (fec->xcv_type != SEVENWIRE)
622 miiphy_restart_aneg(dev);
Troy Kisky13947f42012-02-07 14:08:47 +0000623#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400624 fec_open(dev);
625 return 0;
626}
627
628/**
629 * Halt the FEC engine
630 * @param[in] dev Our device to handle
631 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100632static void fecmxc_halt(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400633{
Jagan Teki60752ca2016-12-06 00:00:49 +0100634 struct fec_priv *fec = dev_get_priv(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400635 int counter = 0xffff;
636
Jagan Teki567173a2016-12-06 00:00:50 +0100637 /* issue graceful stop command to the FEC transmitter if necessary */
John Rigbycb17b922010-01-25 23:12:55 -0700638 writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100639 &fec->eth->x_cntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400640
641 debug("eth_halt: wait for stop regs\n");
Jagan Teki567173a2016-12-06 00:00:50 +0100642 /* wait for graceful stop to register */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400643 while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
John Rigbycb17b922010-01-25 23:12:55 -0700644 udelay(1);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400645
Jagan Teki567173a2016-12-06 00:00:50 +0100646 /* Disable SmartDMA tasks */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400647 fec_tx_task_disable(fec);
648 fec_rx_task_disable(fec);
649
650 /*
651 * Disable the Ethernet Controller
652 * Note: this will also reset the BD index counter!
653 */
John Rigby740d6ae2010-01-25 23:12:57 -0700654 writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN,
Jagan Teki567173a2016-12-06 00:00:50 +0100655 &fec->eth->ecntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400656 fec->rbd_index = 0;
657 fec->tbd_index = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400658 debug("eth_halt: done\n");
659}
660
661/**
662 * Transmit one frame
663 * @param[in] dev Our ethernet device to handle
664 * @param[in] packet Pointer to the data to be transmitted
665 * @param[in] length Data count in bytes
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100666 * Return: 0 on success
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400667 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100668static int fecmxc_send(struct udevice *dev, void *packet, int length)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400669{
670 unsigned int status;
Ye Lif24e4822018-01-10 13:20:44 +0800671 u32 size;
672 ulong addr, end;
Marek Vasutbc1ce152012-08-29 03:49:49 +0000673 int timeout = FEC_XFER_TIMEOUT;
674 int ret = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400675
676 /*
677 * This routine transmits one frame. This routine only accepts
678 * 6-byte Ethernet addresses.
679 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100680 struct fec_priv *fec = dev_get_priv(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400681
682 /*
683 * Check for valid length of data.
684 */
685 if ((length > 1500) || (length <= 0)) {
Stefano Babic4294b242010-02-01 14:51:30 +0100686 printf("Payload (%d) too large\n", length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400687 return -1;
688 }
689
690 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000691 * Setup the transmit buffer. We are always using the first buffer for
692 * transmission, the second will be empty and only used to stop the DMA
693 * engine. We also flush the packet to RAM here to avoid cache trouble.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400694 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000695#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasutbe7e87e2011-11-08 23:18:10 +0000696 swap_packet((uint32_t *)packet, length);
697#endif
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000698
Ye Lif24e4822018-01-10 13:20:44 +0800699 addr = (ulong)packet;
Marek Vasutefe24d22012-08-26 10:19:21 +0000700 end = roundup(addr + length, ARCH_DMA_MINALIGN);
701 addr &= ~(ARCH_DMA_MINALIGN - 1);
702 flush_dcache_range(addr, end);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000703
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400704 writew(length, &fec->tbd_base[fec->tbd_index].data_length);
Ye Lif24e4822018-01-10 13:20:44 +0800705 writel((uint32_t)addr, &fec->tbd_base[fec->tbd_index].data_pointer);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000706
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400707 /*
708 * update BD's status now
709 * This block:
710 * - is always the last in a chain (means no chain)
711 * - should transmitt the CRC
712 * - might be the last BD in the list, so the address counter should
713 * wrap (-> keep the WRAP flag)
714 */
715 status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
716 status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
717 writew(status, &fec->tbd_base[fec->tbd_index].status);
718
719 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000720 * Flush data cache. This code flushes both TX descriptors to RAM.
721 * After this code, the descriptors will be safely in RAM and we
722 * can start DMA.
723 */
724 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
Ye Lif24e4822018-01-10 13:20:44 +0800725 addr = (ulong)fec->tbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000726 flush_dcache_range(addr, addr + size);
727
728 /*
Marek Vasutab94cd42013-07-12 01:03:04 +0200729 * Below we read the DMA descriptor's last four bytes back from the
730 * DRAM. This is important in order to make sure that all WRITE
731 * operations on the bus that were triggered by previous cache FLUSH
732 * have completed.
733 *
734 * Otherwise, on MX28, it is possible to observe a corruption of the
735 * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM
736 * for the bus structure of MX28. The scenario is as follows:
737 *
738 * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going
739 * to DRAM due to flush_dcache_range()
740 * 2) ARM core writes the FEC registers via AHB_ARB2
741 * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3
742 *
743 * Note that 2) does sometimes finish before 1) due to reordering of
744 * WRITE accesses on the AHB bus, therefore triggering 3) before the
745 * DMA descriptor is fully written into DRAM. This results in occasional
746 * corruption of the DMA descriptor.
747 */
748 readl(addr + size - 4);
749
Jagan Teki567173a2016-12-06 00:00:50 +0100750 /* Enable SmartDMA transmit task */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400751 fec_tx_task_enable(fec);
752
753 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000754 * Wait until frame is sent. On each turn of the wait cycle, we must
755 * invalidate data cache to see what's really in RAM. Also, we need
756 * barrier here.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400757 */
Marek Vasut67449092012-08-29 03:49:50 +0000758 while (--timeout) {
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000759 if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR))
Marek Vasutbc1ce152012-08-29 03:49:49 +0000760 break;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400761 }
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000762
Fabio Estevamf5992882014-08-25 13:34:17 -0300763 if (!timeout) {
764 ret = -EINVAL;
765 goto out;
766 }
767
768 /*
769 * The TDAR bit is cleared when the descriptors are all out from TX
770 * but on mx6solox we noticed that the READY bit is still not cleared
771 * right after TDAR.
772 * These are two distinct signals, and in IC simulation, we found that
773 * TDAR always gets cleared prior than the READY bit of last BD becomes
774 * cleared.
775 * In mx6solox, we use a later version of FEC IP. It looks like that
776 * this intrinsic behaviour of TDAR bit has changed in this newer FEC
777 * version.
778 *
779 * Fix this by polling the READY bit of BD after the TDAR polling,
780 * which covers the mx6solox case and does not harm the other SoCs.
781 */
782 timeout = FEC_XFER_TIMEOUT;
783 while (--timeout) {
784 invalidate_dcache_range(addr, addr + size);
785 if (!(readw(&fec->tbd_base[fec->tbd_index].status) &
786 FEC_TBD_READY))
787 break;
788 }
789
Marek Vasut67449092012-08-29 03:49:50 +0000790 if (!timeout)
791 ret = -EINVAL;
792
Fabio Estevamf5992882014-08-25 13:34:17 -0300793out:
Marek Vasut67449092012-08-29 03:49:50 +0000794 debug("fec_send: status 0x%x index %d ret %i\n",
Jagan Teki567173a2016-12-06 00:00:50 +0100795 readw(&fec->tbd_base[fec->tbd_index].status),
796 fec->tbd_index, ret);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400797 /* for next transmission use the other buffer */
798 if (fec->tbd_index)
799 fec->tbd_index = 0;
800 else
801 fec->tbd_index = 1;
802
Marek Vasutbc1ce152012-08-29 03:49:49 +0000803 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400804}
805
806/**
807 * Pull one frame from the card
808 * @param[in] dev Our ethernet device to handle
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100809 * Return: Length of packet read
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400810 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100811static int fecmxc_recv(struct udevice *dev, int flags, uchar **packetp)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400812{
Jagan Teki60752ca2016-12-06 00:00:49 +0100813 struct fec_priv *fec = dev_get_priv(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400814 struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
815 unsigned long ievent;
816 int frame_length, len = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400817 uint16_t bd_status;
Ye Lif24e4822018-01-10 13:20:44 +0800818 ulong addr, size, end;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000819 int i;
Ye Li07763ac2018-03-28 20:54:11 +0800820
Ye Li07763ac2018-03-28 20:54:11 +0800821 *packetp = memalign(ARCH_DMA_MINALIGN, FEC_MAX_PKT_SIZE);
822 if (*packetp == 0) {
823 printf("%s: error allocating packetp\n", __func__);
824 return -ENOMEM;
825 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400826
Jagan Teki567173a2016-12-06 00:00:50 +0100827 /* Check if any critical events have happened */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400828 ievent = readl(&fec->eth->ievent);
829 writel(ievent, &fec->eth->ievent);
Marek Vasuteda959f2011-10-24 23:40:03 +0000830 debug("fec_recv: ievent 0x%lx\n", ievent);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400831 if (ievent & FEC_IEVENT_BABR) {
Jagan Teki60752ca2016-12-06 00:00:49 +0100832 fecmxc_halt(dev);
833 fecmxc_init(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400834 printf("some error: 0x%08lx\n", ievent);
835 return 0;
836 }
837 if (ievent & FEC_IEVENT_HBERR) {
838 /* Heartbeat error */
839 writel(0x00000001 | readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100840 &fec->eth->x_cntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400841 }
842 if (ievent & FEC_IEVENT_GRA) {
843 /* Graceful stop complete */
844 if (readl(&fec->eth->x_cntrl) & 0x00000001) {
Jagan Teki60752ca2016-12-06 00:00:49 +0100845 fecmxc_halt(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400846 writel(~0x00000001 & readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100847 &fec->eth->x_cntrl);
Jagan Teki60752ca2016-12-06 00:00:49 +0100848 fecmxc_init(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400849 }
850 }
851
852 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000853 * Read the buffer status. Before the status can be read, the data cache
854 * must be invalidated, because the data in RAM might have been changed
855 * by DMA. The descriptors are properly aligned to cachelines so there's
856 * no need to worry they'd overlap.
857 *
858 * WARNING: By invalidating the descriptor here, we also invalidate
859 * the descriptors surrounding this one. Therefore we can NOT change the
860 * contents of this descriptor nor the surrounding ones. The problem is
861 * that in order to mark the descriptor as processed, we need to change
862 * the descriptor. The solution is to mark the whole cache line when all
863 * descriptors in the cache line are processed.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400864 */
Ye Lif24e4822018-01-10 13:20:44 +0800865 addr = (ulong)rbd;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000866 addr &= ~(ARCH_DMA_MINALIGN - 1);
867 size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
868 invalidate_dcache_range(addr, addr + size);
869
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400870 bd_status = readw(&rbd->status);
871 debug("fec_recv: status 0x%x\n", bd_status);
872
873 if (!(bd_status & FEC_RBD_EMPTY)) {
874 if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
Jagan Teki567173a2016-12-06 00:00:50 +0100875 ((readw(&rbd->data_length) - 4) > 14)) {
876 /* Get buffer address and size */
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200877 addr = readl(&rbd->data_pointer);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400878 frame_length = readw(&rbd->data_length) - 4;
Jagan Teki567173a2016-12-06 00:00:50 +0100879 /* Invalidate data cache over the buffer */
Marek Vasutefe24d22012-08-26 10:19:21 +0000880 end = roundup(addr + frame_length, ARCH_DMA_MINALIGN);
881 addr &= ~(ARCH_DMA_MINALIGN - 1);
882 invalidate_dcache_range(addr, end);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000883
Jagan Teki567173a2016-12-06 00:00:50 +0100884 /* Fill the buffer and pass it to upper layers */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000885#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200886 swap_packet((uint32_t *)addr, frame_length);
Marek Vasutbe7e87e2011-11-08 23:18:10 +0000887#endif
Ye Li07763ac2018-03-28 20:54:11 +0800888
Ye Li07763ac2018-03-28 20:54:11 +0800889 memcpy(*packetp, (char *)addr, frame_length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400890 len = frame_length;
891 } else {
892 if (bd_status & FEC_RBD_ERR)
Ye Lif24e4822018-01-10 13:20:44 +0800893 debug("error frame: 0x%08lx 0x%08x\n",
894 addr, bd_status);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400895 }
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000896
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400897 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000898 * Free the current buffer, restart the engine and move forward
899 * to the next buffer. Here we check if the whole cacheline of
900 * descriptors was already processed and if so, we mark it free
901 * as whole.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400902 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000903 size = RXDESC_PER_CACHELINE - 1;
904 if ((fec->rbd_index & size) == size) {
905 i = fec->rbd_index - size;
Ye Lif24e4822018-01-10 13:20:44 +0800906 addr = (ulong)&fec->rbd_base[i];
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000907 for (; i <= fec->rbd_index ; i++) {
908 fec_rbd_clean(i == (FEC_RBD_NUM - 1),
909 &fec->rbd_base[i]);
910 }
911 flush_dcache_range(addr,
Jagan Teki567173a2016-12-06 00:00:50 +0100912 addr + ARCH_DMA_MINALIGN);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000913 }
914
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400915 fec_rx_task_enable(fec);
916 fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
917 }
918 debug("fec_recv: stop\n");
919
920 return len;
921}
922
Troy Kiskyef8e3a32012-10-22 16:40:44 +0000923static void fec_set_dev_name(char *dest, int dev_id)
924{
925 sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id);
926}
927
Marek Vasut79e5f272013-10-12 20:36:25 +0200928static int fec_alloc_descs(struct fec_priv *fec)
929{
930 unsigned int size;
931 int i;
932 uint8_t *data;
Ye Lif24e4822018-01-10 13:20:44 +0800933 ulong addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200934
935 /* Allocate TX descriptors. */
936 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
937 fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size);
938 if (!fec->tbd_base)
939 goto err_tx;
940
941 /* Allocate RX descriptors. */
942 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
943 fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size);
944 if (!fec->rbd_base)
945 goto err_rx;
946
947 memset(fec->rbd_base, 0, size);
948
949 /* Allocate RX buffers. */
950
951 /* Maximum RX buffer size. */
Fabio Estevamdb5b7f52014-08-25 13:34:16 -0300952 size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN);
Marek Vasut79e5f272013-10-12 20:36:25 +0200953 for (i = 0; i < FEC_RBD_NUM; i++) {
Fabio Estevamdb5b7f52014-08-25 13:34:16 -0300954 data = memalign(FEC_DMA_RX_MINALIGN, size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200955 if (!data) {
956 printf("%s: error allocating rxbuf %d\n", __func__, i);
957 goto err_ring;
958 }
959
960 memset(data, 0, size);
961
Ye Lif24e4822018-01-10 13:20:44 +0800962 addr = (ulong)data;
963 fec->rbd_base[i].data_pointer = (uint32_t)addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200964 fec->rbd_base[i].status = FEC_RBD_EMPTY;
965 fec->rbd_base[i].data_length = 0;
966 /* Flush the buffer to memory. */
Ye Lif24e4822018-01-10 13:20:44 +0800967 flush_dcache_range(addr, addr + size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200968 }
969
970 /* Mark the last RBD to close the ring. */
971 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
972
973 fec->rbd_index = 0;
974 fec->tbd_index = 0;
975
976 return 0;
977
978err_ring:
Ye Lif24e4822018-01-10 13:20:44 +0800979 for (; i >= 0; i--) {
980 addr = fec->rbd_base[i].data_pointer;
981 free((void *)addr);
982 }
Marek Vasut79e5f272013-10-12 20:36:25 +0200983 free(fec->rbd_base);
984err_rx:
985 free(fec->tbd_base);
986err_tx:
987 return -ENOMEM;
988}
989
990static void fec_free_descs(struct fec_priv *fec)
991{
992 int i;
Ye Lif24e4822018-01-10 13:20:44 +0800993 ulong addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200994
Ye Lif24e4822018-01-10 13:20:44 +0800995 for (i = 0; i < FEC_RBD_NUM; i++) {
996 addr = fec->rbd_base[i].data_pointer;
997 free((void *)addr);
998 }
Marek Vasut79e5f272013-10-12 20:36:25 +0200999 free(fec->rbd_base);
1000 free(fec->tbd_base);
1001}
1002
Peng Fan1bcabd72018-03-28 20:54:12 +08001003struct mii_dev *fec_get_miibus(ulong base_addr, int dev_id)
Jagan Teki60752ca2016-12-06 00:00:49 +01001004{
Peng Fan1bcabd72018-03-28 20:54:12 +08001005 struct ethernet_regs *eth = (struct ethernet_regs *)base_addr;
Jagan Teki60752ca2016-12-06 00:00:49 +01001006 struct mii_dev *bus;
1007 int ret;
1008
1009 bus = mdio_alloc();
1010 if (!bus) {
1011 printf("mdio_alloc failed\n");
1012 return NULL;
1013 }
1014 bus->read = fec_phy_read;
1015 bus->write = fec_phy_write;
1016 bus->priv = eth;
1017 fec_set_dev_name(bus->name, dev_id);
1018
1019 ret = mdio_register(bus);
1020 if (ret) {
1021 printf("mdio_register failed\n");
1022 free(bus);
1023 return NULL;
1024 }
1025 fec_mii_setspeed(eth);
1026 return bus;
1027}
1028
Jagan Teki1ed25702016-12-06 00:00:51 +01001029static int fecmxc_read_rom_hwaddr(struct udevice *dev)
1030{
1031 struct fec_priv *priv = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -07001032 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki1ed25702016-12-06 00:00:51 +01001033
1034 return fec_get_hwaddr(priv->dev_id, pdata->enetaddr);
1035}
1036
Tim Harvey87550a82021-06-30 16:50:06 -07001037static int fecmxc_set_promisc(struct udevice *dev, bool enable)
1038{
1039 struct fec_priv *priv = dev_get_priv(dev);
1040
1041 priv->promisc = enable;
1042
1043 return 0;
1044}
1045
Ye Li07763ac2018-03-28 20:54:11 +08001046static int fecmxc_free_pkt(struct udevice *dev, uchar *packet, int length)
1047{
1048 if (packet)
1049 free(packet);
1050
1051 return 0;
1052}
1053
Jagan Teki60752ca2016-12-06 00:00:49 +01001054static const struct eth_ops fecmxc_ops = {
1055 .start = fecmxc_init,
1056 .send = fecmxc_send,
1057 .recv = fecmxc_recv,
Ye Li07763ac2018-03-28 20:54:11 +08001058 .free_pkt = fecmxc_free_pkt,
Jagan Teki60752ca2016-12-06 00:00:49 +01001059 .stop = fecmxc_halt,
1060 .write_hwaddr = fecmxc_set_hwaddr,
Jagan Teki1ed25702016-12-06 00:00:51 +01001061 .read_rom_hwaddr = fecmxc_read_rom_hwaddr,
Tim Harvey87550a82021-06-30 16:50:06 -07001062 .set_promisc = fecmxc_set_promisc,
Jagan Teki60752ca2016-12-06 00:00:49 +01001063};
1064
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001065static int device_get_phy_addr(struct fec_priv *priv, struct udevice *dev)
Martyn Welch774ec602018-12-11 11:34:45 +00001066{
1067 struct ofnode_phandle_args phandle_args;
Sean Andersoneccd1322021-04-15 13:06:08 -04001068 int reg, ret;
Martyn Welch774ec602018-12-11 11:34:45 +00001069
Sean Andersoneccd1322021-04-15 13:06:08 -04001070 ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
1071 &phandle_args);
1072 if (ret) {
Tim Harvey69c81d62021-06-30 16:50:04 -07001073 priv->phy_of_node = ofnode_find_subnode(dev_ofnode(dev),
1074 "fixed-link");
1075 if (ofnode_valid(priv->phy_of_node))
1076 return 0;
1077 debug("Failed to find phy-handle (err = %d)\n", ret);
Sean Andersoneccd1322021-04-15 13:06:08 -04001078 return ret;
Martyn Welch774ec602018-12-11 11:34:45 +00001079 }
1080
Simon Glass89090662022-09-06 20:27:17 -06001081 if (!ofnode_is_enabled(phandle_args.node))
Sean Andersoneccd1322021-04-15 13:06:08 -04001082 return -ENOENT;
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001083
Sean Andersoneccd1322021-04-15 13:06:08 -04001084 priv->phy_of_node = phandle_args.node;
Martyn Welch774ec602018-12-11 11:34:45 +00001085 reg = ofnode_read_u32_default(phandle_args.node, "reg", 0);
1086
1087 return reg;
1088}
1089
Jagan Teki60752ca2016-12-06 00:00:49 +01001090static int fec_phy_init(struct fec_priv *priv, struct udevice *dev)
1091{
1092 struct phy_device *phydev;
Martyn Welch774ec602018-12-11 11:34:45 +00001093 int addr;
Jagan Teki60752ca2016-12-06 00:00:49 +01001094
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001095 addr = device_get_phy_addr(priv, dev);
Lukasz Majewski178d4f02018-04-15 21:45:54 +02001096#ifdef CONFIG_FEC_MXC_PHYADDR
Hannes Schmelzerb8820052019-02-15 10:30:18 +01001097 addr = CONFIG_FEC_MXC_PHYADDR;
Jagan Teki60752ca2016-12-06 00:00:49 +01001098#endif
1099
Hannes Schmelzerb8820052019-02-15 10:30:18 +01001100 phydev = phy_connect(priv->bus, addr, dev, priv->interface);
Jagan Teki60752ca2016-12-06 00:00:49 +01001101 if (!phydev)
1102 return -ENODEV;
1103
Jagan Teki60752ca2016-12-06 00:00:49 +01001104 priv->phydev = phydev;
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001105 priv->phydev->node = priv->phy_of_node;
Jagan Teki60752ca2016-12-06 00:00:49 +01001106 phy_config(phydev);
1107
1108 return 0;
1109}
1110
Simon Glassbcee8d62019-12-06 21:41:35 -07001111#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001112/* FEC GPIO reset */
1113static void fec_gpio_reset(struct fec_priv *priv)
1114{
1115 debug("fec_gpio_reset: fec_gpio_reset(dev)\n");
1116 if (dm_gpio_is_valid(&priv->phy_reset_gpio)) {
1117 dm_gpio_set_value(&priv->phy_reset_gpio, 1);
Martin Fuzzey9b8b9182018-10-04 19:59:18 +02001118 mdelay(priv->reset_delay);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001119 dm_gpio_set_value(&priv->phy_reset_gpio, 0);
Andrejs Cainikovs31d40452019-03-01 13:27:59 +00001120 if (priv->reset_post_delay)
1121 mdelay(priv->reset_post_delay);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001122 }
1123}
1124#endif
1125
Jagan Teki60752ca2016-12-06 00:00:49 +01001126static int fecmxc_probe(struct udevice *dev)
1127{
Sean Andersoncd435912021-04-15 13:06:09 -04001128 bool dm_mii_bus = true;
Simon Glassc69cda22020-12-03 16:55:20 -07001129 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001130 struct fec_priv *priv = dev_get_priv(dev);
1131 struct mii_dev *bus = NULL;
Jagan Teki60752ca2016-12-06 00:00:49 +01001132 uint32_t start;
1133 int ret;
1134
Peng Fan3b26d522020-05-01 22:08:37 +08001135 if (CONFIG_IS_ENABLED(IMX_MODULE_FUSE)) {
1136 if (enet_fused((ulong)priv->eth)) {
1137 printf("SoC fuse indicates Ethernet@0x%lx is unavailable.\n", (ulong)priv->eth);
1138 return -ENODEV;
1139 }
1140 }
1141
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001142 if (IS_ENABLED(CONFIG_IMX8)) {
1143 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1144 if (ret < 0) {
1145 debug("Can't get FEC ipg clk: %d\n", ret);
1146 return ret;
1147 }
1148 ret = clk_enable(&priv->ipg_clk);
1149 if (ret < 0) {
1150 debug("Can't enable FEC ipg clk: %d\n", ret);
1151 return ret;
1152 }
1153
1154 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
Peng Fan673f6592019-10-25 09:48:02 +00001155 } else if (CONFIG_IS_ENABLED(CLK_CCF)) {
1156 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1157 if (ret < 0) {
1158 debug("Can't get FEC ipg clk: %d\n", ret);
1159 return ret;
1160 }
1161 ret = clk_enable(&priv->ipg_clk);
1162 if(ret)
1163 return ret;
1164
1165 ret = clk_get_by_name(dev, "ahb", &priv->ahb_clk);
1166 if (ret < 0) {
1167 debug("Can't get FEC ahb clk: %d\n", ret);
1168 return ret;
1169 }
1170 ret = clk_enable(&priv->ahb_clk);
1171 if (ret)
1172 return ret;
1173
1174 ret = clk_get_by_name(dev, "enet_out", &priv->clk_enet_out);
1175 if (!ret) {
1176 ret = clk_enable(&priv->clk_enet_out);
1177 if (ret)
1178 return ret;
1179 }
1180
1181 ret = clk_get_by_name(dev, "enet_clk_ref", &priv->clk_ref);
1182 if (!ret) {
1183 ret = clk_enable(&priv->clk_ref);
1184 if (ret)
1185 return ret;
1186 }
1187
1188 ret = clk_get_by_name(dev, "ptp", &priv->clk_ptp);
1189 if (!ret) {
1190 ret = clk_enable(&priv->clk_ptp);
1191 if (ret)
1192 return ret;
1193 }
1194
1195 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001196 }
1197
Jagan Teki60752ca2016-12-06 00:00:49 +01001198 ret = fec_alloc_descs(priv);
1199 if (ret)
1200 return ret;
1201
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001202#ifdef CONFIG_DM_REGULATOR
1203 if (priv->phy_supply) {
Adam Ford8f1a5ac2019-01-15 11:26:48 -06001204 ret = regulator_set_enable(priv->phy_supply, true);
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001205 if (ret) {
1206 printf("%s: Error enabling phy supply\n", dev->name);
1207 return ret;
1208 }
1209 }
1210#endif
1211
Simon Glassbcee8d62019-12-06 21:41:35 -07001212#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001213 fec_gpio_reset(priv);
1214#endif
Jagan Teki60752ca2016-12-06 00:00:49 +01001215 /* Reset chip. */
Jagan Teki567173a2016-12-06 00:00:50 +01001216 writel(readl(&priv->eth->ecntrl) | FEC_ECNTRL_RESET,
1217 &priv->eth->ecntrl);
Jagan Teki60752ca2016-12-06 00:00:49 +01001218 start = get_timer(0);
1219 while (readl(&priv->eth->ecntrl) & FEC_ECNTRL_RESET) {
1220 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
Vagrant Cascadianf697add2021-12-21 13:06:57 -08001221 printf("FEC MXC: Timeout resetting chip\n");
Jagan Teki60752ca2016-12-06 00:00:49 +01001222 goto err_timeout;
1223 }
1224 udelay(10);
1225 }
1226
1227 fec_reg_setup(priv);
Jagan Teki60752ca2016-12-06 00:00:49 +01001228
Simon Glass8b85dfc2020-12-16 21:20:07 -07001229 priv->dev_id = dev_seq(dev);
Ye Li6a895d02020-05-03 22:41:15 +08001230
1231#ifdef CONFIG_DM_ETH_PHY
1232 bus = eth_phy_get_mdio_bus(dev);
Peng Fanfbada482018-03-28 20:54:14 +08001233#endif
Ye Li6a895d02020-05-03 22:41:15 +08001234
1235 if (!bus) {
Sean Andersoncd435912021-04-15 13:06:09 -04001236 dm_mii_bus = false;
Ye Li6a895d02020-05-03 22:41:15 +08001237#ifdef CONFIG_FEC_MXC_MDIO_BASE
Simon Glass8b85dfc2020-12-16 21:20:07 -07001238 bus = fec_get_miibus((ulong)CONFIG_FEC_MXC_MDIO_BASE,
1239 dev_seq(dev));
Ye Li6a895d02020-05-03 22:41:15 +08001240#else
Simon Glass8b85dfc2020-12-16 21:20:07 -07001241 bus = fec_get_miibus((ulong)priv->eth, dev_seq(dev));
Ye Li6a895d02020-05-03 22:41:15 +08001242#endif
1243 }
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001244 if (!bus) {
1245 ret = -ENOMEM;
1246 goto err_mii;
1247 }
1248
Ye Li6a895d02020-05-03 22:41:15 +08001249#ifdef CONFIG_DM_ETH_PHY
1250 eth_phy_set_mdio_bus(dev, bus);
1251#endif
1252
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001253 priv->bus = bus;
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001254 priv->interface = pdata->phy_interface;
Martin Fuzzey0126c642018-10-04 19:59:21 +02001255 switch (priv->interface) {
1256 case PHY_INTERFACE_MODE_MII:
1257 priv->xcv_type = MII100;
1258 break;
1259 case PHY_INTERFACE_MODE_RMII:
1260 priv->xcv_type = RMII;
1261 break;
1262 case PHY_INTERFACE_MODE_RGMII:
1263 case PHY_INTERFACE_MODE_RGMII_ID:
1264 case PHY_INTERFACE_MODE_RGMII_RXID:
1265 case PHY_INTERFACE_MODE_RGMII_TXID:
1266 priv->xcv_type = RGMII;
1267 break;
1268 default:
Tom Rini08f1d582022-03-11 09:12:10 -05001269 priv->xcv_type = MII100;
1270 printf("Unsupported interface type %d defaulting to MII100\n",
1271 priv->interface);
Martin Fuzzey0126c642018-10-04 19:59:21 +02001272 break;
1273 }
1274
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001275 ret = fec_phy_init(priv, dev);
1276 if (ret)
1277 goto err_phy;
1278
Jagan Teki60752ca2016-12-06 00:00:49 +01001279 return 0;
1280
Jagan Teki60752ca2016-12-06 00:00:49 +01001281err_phy:
Sean Andersoncd435912021-04-15 13:06:09 -04001282 if (!dm_mii_bus) {
1283 mdio_unregister(bus);
1284 free(bus);
1285 }
Jagan Teki60752ca2016-12-06 00:00:49 +01001286err_mii:
Ye Li2087eac2018-03-28 20:54:16 +08001287err_timeout:
Jagan Teki60752ca2016-12-06 00:00:49 +01001288 fec_free_descs(priv);
1289 return ret;
1290}
1291
1292static int fecmxc_remove(struct udevice *dev)
1293{
1294 struct fec_priv *priv = dev_get_priv(dev);
1295
1296 free(priv->phydev);
1297 fec_free_descs(priv);
1298 mdio_unregister(priv->bus);
1299 mdio_free(priv->bus);
1300
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001301#ifdef CONFIG_DM_REGULATOR
1302 if (priv->phy_supply)
1303 regulator_set_enable(priv->phy_supply, false);
1304#endif
1305
Jagan Teki60752ca2016-12-06 00:00:49 +01001306 return 0;
1307}
1308
Simon Glassd1998a92020-12-03 16:55:21 -07001309static int fecmxc_of_to_plat(struct udevice *dev)
Jagan Teki60752ca2016-12-06 00:00:49 +01001310{
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001311 int ret = 0;
Simon Glassc69cda22020-12-03 16:55:20 -07001312 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001313 struct fec_priv *priv = dev_get_priv(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001314
Masahiro Yamada25484932020-07-17 14:36:48 +09001315 pdata->iobase = dev_read_addr(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001316 priv->eth = (struct ethernet_regs *)pdata->iobase;
1317
Marek Behún123ca112022-04-07 00:33:01 +02001318 pdata->phy_interface = dev_read_phy_mode(dev);
Marek Behúnffb0f6f2022-04-07 00:33:03 +02001319 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Jagan Teki60752ca2016-12-06 00:00:49 +01001320 return -EINVAL;
Jagan Teki60752ca2016-12-06 00:00:49 +01001321
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001322#ifdef CONFIG_DM_REGULATOR
1323 device_get_supply_regulator(dev, "phy-supply", &priv->phy_supply);
1324#endif
1325
Simon Glassbcee8d62019-12-06 21:41:35 -07001326#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001327 ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
Tim Harvey4223fb02022-03-01 12:15:01 -08001328 &priv->phy_reset_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001329 if (ret < 0)
1330 return 0; /* property is optional, don't return error! */
Jagan Teki60752ca2016-12-06 00:00:49 +01001331
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001332 priv->reset_delay = dev_read_u32_default(dev, "phy-reset-duration", 1);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001333 if (priv->reset_delay > 1000) {
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001334 printf("FEC MXC: phy reset duration should be <= 1000ms\n");
1335 /* property value wrong, use default value */
1336 priv->reset_delay = 1;
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001337 }
Andrejs Cainikovs31d40452019-03-01 13:27:59 +00001338
1339 priv->reset_post_delay = dev_read_u32_default(dev,
1340 "phy-reset-post-delay",
1341 0);
1342 if (priv->reset_post_delay > 1000) {
1343 printf("FEC MXC: phy reset post delay should be <= 1000ms\n");
1344 /* property value wrong, use default value */
1345 priv->reset_post_delay = 0;
1346 }
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001347#endif
1348
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001349 return 0;
Jagan Teki60752ca2016-12-06 00:00:49 +01001350}
1351
1352static const struct udevice_id fecmxc_ids[] = {
Lukasz Majewski7782f4e2019-06-19 17:31:03 +02001353 { .compatible = "fsl,imx28-fec" },
Jagan Teki60752ca2016-12-06 00:00:49 +01001354 { .compatible = "fsl,imx6q-fec" },
Peng Fan979e0fc2018-03-28 20:54:15 +08001355 { .compatible = "fsl,imx6sl-fec" },
1356 { .compatible = "fsl,imx6sx-fec" },
1357 { .compatible = "fsl,imx6ul-fec" },
Lukasz Majewski948239e2018-04-15 21:54:22 +02001358 { .compatible = "fsl,imx53-fec" },
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001359 { .compatible = "fsl,imx7d-fec" },
Lukasz Majewski27589e72019-02-13 22:46:38 +01001360 { .compatible = "fsl,mvf600-fec" },
Peng Fan09de5652022-07-26 16:41:12 +08001361 { .compatible = "fsl,imx93-fec" },
Jagan Teki60752ca2016-12-06 00:00:49 +01001362 { }
1363};
1364
1365U_BOOT_DRIVER(fecmxc_gem) = {
1366 .name = "fecmxc",
1367 .id = UCLASS_ETH,
1368 .of_match = fecmxc_ids,
Simon Glassd1998a92020-12-03 16:55:21 -07001369 .of_to_plat = fecmxc_of_to_plat,
Jagan Teki60752ca2016-12-06 00:00:49 +01001370 .probe = fecmxc_probe,
1371 .remove = fecmxc_remove,
1372 .ops = &fecmxc_ops,
Simon Glass41575d82020-12-03 16:55:17 -07001373 .priv_auto = sizeof(struct fec_priv),
Simon Glasscaa4daa2020-12-03 16:55:18 -07001374 .plat_auto = sizeof(struct eth_pdata),
Jagan Teki60752ca2016-12-06 00:00:49 +01001375};