Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2010,2011 |
| 4 | * NVIDIA Corporation <www.nvidia.com> |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
Simon Glass | 0521f98 | 2014-11-10 17:16:51 -0700 | [diff] [blame] | 8 | #include <dm.h> |
Simon Glass | 346451b | 2015-04-14 21:03:28 -0600 | [diff] [blame] | 9 | #include <errno.h> |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 10 | #include <ns16550.h> |
Simon Glass | 03bc3f1 | 2017-06-12 06:21:39 -0600 | [diff] [blame] | 11 | #include <usb.h> |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 12 | #include <asm/io.h> |
Stephen Warren | 73c3893 | 2015-01-19 16:25:52 -0700 | [diff] [blame] | 13 | #include <asm/arch-tegra/ap.h> |
Tom Warren | 150c249 | 2012-09-19 15:50:56 -0700 | [diff] [blame] | 14 | #include <asm/arch-tegra/board.h> |
| 15 | #include <asm/arch-tegra/clk_rst.h> |
| 16 | #include <asm/arch-tegra/pmc.h> |
| 17 | #include <asm/arch-tegra/sys_proto.h> |
| 18 | #include <asm/arch-tegra/uart.h> |
| 19 | #include <asm/arch-tegra/warmboot.h> |
Alexandre Courbot | 871d78e | 2015-07-09 16:33:00 +0900 | [diff] [blame] | 20 | #include <asm/arch-tegra/gpu.h> |
Simon Glass | 03bc3f1 | 2017-06-12 06:21:39 -0600 | [diff] [blame] | 21 | #include <asm/arch-tegra/usb.h> |
| 22 | #include <asm/arch-tegra/xusb-padctl.h> |
| 23 | #include <asm/arch/clock.h> |
| 24 | #include <asm/arch/funcmux.h> |
| 25 | #include <asm/arch/pinmux.h> |
| 26 | #include <asm/arch/pmu.h> |
| 27 | #include <asm/arch/tegra.h> |
Tom Warren | 6d6c0ba | 2012-12-11 13:34:17 +0000 | [diff] [blame] | 28 | #ifdef CONFIG_TEGRA_CLOCK_SCALING |
| 29 | #include <asm/arch/emc.h> |
| 30 | #endif |
Jimmy Zhang | c5b34a2 | 2012-04-10 05:17:06 +0000 | [diff] [blame] | 31 | #include "emc.h" |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 32 | |
| 33 | DECLARE_GLOBAL_DATA_PTR; |
| 34 | |
Simon Glass | 0521f98 | 2014-11-10 17:16:51 -0700 | [diff] [blame] | 35 | #ifdef CONFIG_SPL_BUILD |
| 36 | /* TODO(sjg@chromium.org): Remove once SPL supports device tree */ |
| 37 | U_BOOT_DEVICE(tegra_gpios) = { |
| 38 | "gpio_tegra" |
| 39 | }; |
| 40 | #endif |
| 41 | |
Jeroen Hofstee | 19d7bf3 | 2014-10-08 22:57:46 +0200 | [diff] [blame] | 42 | __weak void pinmux_init(void) {} |
| 43 | __weak void pin_mux_usb(void) {} |
| 44 | __weak void pin_mux_spi(void) {} |
Stephen Warren | c0be77d | 2016-09-13 10:45:47 -0600 | [diff] [blame] | 45 | __weak void pin_mux_mmc(void) {} |
Jeroen Hofstee | 19d7bf3 | 2014-10-08 22:57:46 +0200 | [diff] [blame] | 46 | __weak void gpio_early_init_uart(void) {} |
| 47 | __weak void pin_mux_display(void) {} |
Tom Warren | 6699989 | 2015-02-20 12:22:22 -0700 | [diff] [blame] | 48 | __weak void start_cpu_fan(void) {} |
Lucas Stach | 0cd10c7 | 2012-09-25 20:21:14 +0000 | [diff] [blame] | 49 | |
Tom Warren | dcd1251 | 2014-01-24 12:46:11 -0700 | [diff] [blame] | 50 | #if defined(CONFIG_TEGRA_NAND) |
Jeroen Hofstee | 19d7bf3 | 2014-10-08 22:57:46 +0200 | [diff] [blame] | 51 | __weak void pin_mux_nand(void) |
Lucas Stach | c0720af | 2012-09-29 10:02:09 +0000 | [diff] [blame] | 52 | { |
| 53 | funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT); |
| 54 | } |
Tom Warren | dcd1251 | 2014-01-24 12:46:11 -0700 | [diff] [blame] | 55 | #endif |
Lucas Stach | c0720af | 2012-09-29 10:02:09 +0000 | [diff] [blame] | 56 | |
Tom Warren | f4ef666 | 2011-04-14 12:09:41 +0000 | [diff] [blame] | 57 | /* |
Wei Ni | 5aff021 | 2012-04-02 13:18:58 +0000 | [diff] [blame] | 58 | * Routine: power_det_init |
| 59 | * Description: turn off power detects |
| 60 | */ |
| 61 | static void power_det_init(void) |
| 62 | { |
Allen Martin | 00a2749 | 2012-08-31 08:30:00 +0000 | [diff] [blame] | 63 | #if defined(CONFIG_TEGRA20) |
Tom Warren | 29f3e3f | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 64 | struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE; |
Wei Ni | 5aff021 | 2012-04-02 13:18:58 +0000 | [diff] [blame] | 65 | |
| 66 | /* turn off power detects */ |
| 67 | writel(0, &pmc->pmc_pwr_det_latch); |
| 68 | writel(0, &pmc->pmc_pwr_det); |
| 69 | #endif |
| 70 | } |
| 71 | |
Simon Glass | ec74664 | 2015-04-14 21:03:25 -0600 | [diff] [blame] | 72 | __weak int tegra_board_id(void) |
| 73 | { |
| 74 | return -1; |
| 75 | } |
| 76 | |
Simon Glass | 7d87413 | 2015-04-14 21:03:24 -0600 | [diff] [blame] | 77 | #ifdef CONFIG_DISPLAY_BOARDINFO |
| 78 | int checkboard(void) |
| 79 | { |
Simon Glass | ec74664 | 2015-04-14 21:03:25 -0600 | [diff] [blame] | 80 | int board_id = tegra_board_id(); |
| 81 | |
| 82 | printf("Board: %s", CONFIG_TEGRA_BOARD_STRING); |
| 83 | if (board_id != -1) |
| 84 | printf(", ID: %d\n", board_id); |
| 85 | printf("\n"); |
Simon Glass | 7d87413 | 2015-04-14 21:03:24 -0600 | [diff] [blame] | 86 | |
| 87 | return 0; |
| 88 | } |
| 89 | #endif /* CONFIG_DISPLAY_BOARDINFO */ |
| 90 | |
Simon Glass | 8277636 | 2015-04-14 21:03:27 -0600 | [diff] [blame] | 91 | __weak int tegra_lcd_pmic_init(int board_it) |
| 92 | { |
| 93 | return 0; |
| 94 | } |
| 95 | |
Simon Glass | c96d709 | 2015-06-05 14:39:42 -0600 | [diff] [blame] | 96 | __weak int nvidia_board_init(void) |
| 97 | { |
| 98 | return 0; |
| 99 | } |
| 100 | |
Wei Ni | 5aff021 | 2012-04-02 13:18:58 +0000 | [diff] [blame] | 101 | /* |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 102 | * Routine: board_init |
| 103 | * Description: Early hardware init. |
| 104 | */ |
| 105 | int board_init(void) |
| 106 | { |
Jimmy Zhang | c5b34a2 | 2012-04-10 05:17:06 +0000 | [diff] [blame] | 107 | __maybe_unused int err; |
Simon Glass | 8277636 | 2015-04-14 21:03:27 -0600 | [diff] [blame] | 108 | __maybe_unused int board_id; |
Jimmy Zhang | c5b34a2 | 2012-04-10 05:17:06 +0000 | [diff] [blame] | 109 | |
Simon Glass | a04eba9 | 2011-11-05 04:46:51 +0000 | [diff] [blame] | 110 | /* Do clocks and UART first so that printf() works */ |
Simon Glass | 4ed59e7 | 2011-09-21 12:40:04 +0000 | [diff] [blame] | 111 | clock_init(); |
| 112 | clock_verify(); |
| 113 | |
Alexandre Courbot | eca676b | 2015-10-19 13:57:03 +0900 | [diff] [blame] | 114 | tegra_gpu_config(); |
Alexandre Courbot | 871d78e | 2015-07-09 16:33:00 +0900 | [diff] [blame] | 115 | |
Simon Glass | fda6fac | 2014-10-13 23:42:13 -0600 | [diff] [blame] | 116 | #ifdef CONFIG_TEGRA_SPI |
Stephen Warren | e028494 | 2012-06-12 08:33:40 +0000 | [diff] [blame] | 117 | pin_mux_spi(); |
Tom Warren | 9112ef8 | 2011-11-05 09:48:11 +0000 | [diff] [blame] | 118 | #endif |
Allen Martin | b19f574 | 2013-01-29 13:51:28 +0000 | [diff] [blame] | 119 | |
Masahiro Yamada | 1d2c050 | 2017-01-10 13:32:07 +0900 | [diff] [blame] | 120 | #ifdef CONFIG_MMC_SDHCI_TEGRA |
Stephen Warren | c0be77d | 2016-09-13 10:45:47 -0600 | [diff] [blame] | 121 | pin_mux_mmc(); |
| 122 | #endif |
| 123 | |
Simon Glass | 3f2997a | 2016-01-30 16:37:48 -0700 | [diff] [blame] | 124 | /* Init is handled automatically in the driver-model case */ |
Simon Glass | e007633 | 2016-01-30 16:38:02 -0700 | [diff] [blame] | 125 | #if defined(CONFIG_DM_VIDEO) |
Marc Dietrich | 716d943 | 2012-11-25 11:26:11 +0000 | [diff] [blame] | 126 | pin_mux_display(); |
Simon Glass | 135a87e | 2016-01-30 16:37:49 -0700 | [diff] [blame] | 127 | #endif |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 128 | /* boot param addr */ |
| 129 | gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100); |
Wei Ni | 5aff021 | 2012-04-02 13:18:58 +0000 | [diff] [blame] | 130 | |
| 131 | power_det_init(); |
| 132 | |
Simon Glass | 1f2ba72 | 2012-10-30 07:28:53 +0000 | [diff] [blame] | 133 | #ifdef CONFIG_SYS_I2C_TEGRA |
Simon Glass | 8723626 | 2012-04-02 13:18:54 +0000 | [diff] [blame] | 134 | # ifdef CONFIG_TEGRA_PMU |
| 135 | if (pmu_set_nominal()) |
| 136 | debug("Failed to select nominal voltages\n"); |
Jimmy Zhang | c5b34a2 | 2012-04-10 05:17:06 +0000 | [diff] [blame] | 137 | # ifdef CONFIG_TEGRA_CLOCK_SCALING |
| 138 | err = board_emc_init(); |
| 139 | if (err) |
| 140 | debug("Memory controller init failed: %d\n", err); |
| 141 | # endif |
| 142 | # endif /* CONFIG_TEGRA_PMU */ |
Simon Glass | 1f2ba72 | 2012-10-30 07:28:53 +0000 | [diff] [blame] | 143 | #endif /* CONFIG_SYS_I2C_TEGRA */ |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 144 | |
Simon Glass | f10393e | 2012-02-27 10:52:50 +0000 | [diff] [blame] | 145 | #ifdef CONFIG_USB_EHCI_TEGRA |
| 146 | pin_mux_usb(); |
Simon Glass | f10393e | 2012-02-27 10:52:50 +0000 | [diff] [blame] | 147 | #endif |
Mateusz Zalega | 16297cf | 2013-10-04 19:22:26 +0200 | [diff] [blame] | 148 | |
Simon Glass | e007633 | 2016-01-30 16:38:02 -0700 | [diff] [blame] | 149 | #if defined(CONFIG_DM_VIDEO) |
Simon Glass | 8277636 | 2015-04-14 21:03:27 -0600 | [diff] [blame] | 150 | board_id = tegra_board_id(); |
| 151 | err = tegra_lcd_pmic_init(board_id); |
Simon Glass | 50d8c4a | 2017-06-12 06:21:59 -0600 | [diff] [blame] | 152 | if (err) { |
| 153 | debug("Failed to set up LCD PMIC\n"); |
Simon Glass | 8277636 | 2015-04-14 21:03:27 -0600 | [diff] [blame] | 154 | return err; |
Simon Glass | 50d8c4a | 2017-06-12 06:21:59 -0600 | [diff] [blame] | 155 | } |
Simon Glass | 135a87e | 2016-01-30 16:37:49 -0700 | [diff] [blame] | 156 | #endif |
Simon Glass | f10393e | 2012-02-27 10:52:50 +0000 | [diff] [blame] | 157 | |
Lucas Stach | c0720af | 2012-09-29 10:02:09 +0000 | [diff] [blame] | 158 | #ifdef CONFIG_TEGRA_NAND |
| 159 | pin_mux_nand(); |
| 160 | #endif |
| 161 | |
Simon Glass | be78909 | 2017-07-25 08:29:59 -0600 | [diff] [blame] | 162 | tegra_xusb_padctl_init(); |
Thierry Reding | 79c7a90 | 2014-12-09 22:25:09 -0700 | [diff] [blame] | 163 | |
Tom Warren | 29f3e3f | 2012-09-04 17:00:24 -0700 | [diff] [blame] | 164 | #ifdef CONFIG_TEGRA_LP0 |
Allen Martin | a49716a | 2012-08-31 08:30:11 +0000 | [diff] [blame] | 165 | /* save Sdram params to PMC 2, 4, and 24 for WB0 */ |
| 166 | warmboot_save_sdram_params(); |
| 167 | |
Simon Glass | 67ac579 | 2012-04-02 13:18:57 +0000 | [diff] [blame] | 168 | /* prepare the WB code to LP0 location */ |
| 169 | warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE); |
| 170 | #endif |
Simon Glass | c96d709 | 2015-06-05 14:39:42 -0600 | [diff] [blame] | 171 | return nvidia_board_init(); |
Tom Warren | 3f82b1d | 2011-01-27 10:58:05 +0000 | [diff] [blame] | 172 | } |
Tom Warren | 21ef6a1 | 2011-05-31 10:30:37 +0000 | [diff] [blame] | 173 | |
Simon Glass | 3e00dbd | 2011-09-21 12:40:03 +0000 | [diff] [blame] | 174 | #ifdef CONFIG_BOARD_EARLY_INIT_F |
Thierry Reding | cb7a1cf | 2012-06-04 20:02:27 +0000 | [diff] [blame] | 175 | static void __gpio_early_init(void) |
| 176 | { |
| 177 | } |
| 178 | |
| 179 | void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init"))); |
| 180 | |
Simon Glass | 3e00dbd | 2011-09-21 12:40:03 +0000 | [diff] [blame] | 181 | int board_early_init_f(void) |
| 182 | { |
Simon Glass | 46864cc | 2017-05-31 17:57:16 -0600 | [diff] [blame] | 183 | if (!clock_early_init_done()) |
| 184 | clock_early_init(); |
| 185 | |
Stephen Warren | dd8204d | 2016-01-26 10:59:42 -0700 | [diff] [blame] | 186 | #if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT) |
| 187 | #define USBCMD_FS2 (1 << 15) |
| 188 | { |
| 189 | struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000; |
| 190 | writel(USBCMD_FS2, &usbctlr->usb_cmd); |
| 191 | } |
| 192 | #endif |
| 193 | |
Thierry Reding | aa44187 | 2015-07-28 11:35:53 +0200 | [diff] [blame] | 194 | /* Do any special system timer/TSC setup */ |
| 195 | #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE) |
| 196 | if (!tegra_cpu_is_non_secure()) |
| 197 | #endif |
| 198 | arch_timer_init(); |
| 199 | |
Tom Warren | 6d6c0ba | 2012-12-11 13:34:17 +0000 | [diff] [blame] | 200 | pinmux_init(); |
Simon Glass | f46a945 | 2011-11-28 15:04:40 +0000 | [diff] [blame] | 201 | board_init_uart_f(); |
Simon Glass | 3e00dbd | 2011-09-21 12:40:03 +0000 | [diff] [blame] | 202 | |
| 203 | /* Initialize periph GPIOs */ |
Thierry Reding | cb7a1cf | 2012-06-04 20:02:27 +0000 | [diff] [blame] | 204 | gpio_early_init(); |
Simon Glass | a04eba9 | 2011-11-05 04:46:51 +0000 | [diff] [blame] | 205 | gpio_early_init_uart(); |
Lucas Stach | 0cd10c7 | 2012-09-25 20:21:14 +0000 | [diff] [blame] | 206 | |
Simon Glass | 3e00dbd | 2011-09-21 12:40:03 +0000 | [diff] [blame] | 207 | return 0; |
| 208 | } |
| 209 | #endif /* EARLY_INIT */ |
Simon Glass | 1b24a50 | 2012-10-17 13:24:52 +0000 | [diff] [blame] | 210 | |
| 211 | int board_late_init(void) |
| 212 | { |
Stephen Warren | 73c3893 | 2015-01-19 16:25:52 -0700 | [diff] [blame] | 213 | #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE) |
| 214 | if (tegra_cpu_is_non_secure()) { |
| 215 | printf("CPU is in NS mode\n"); |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 216 | env_set("cpu_ns_mode", "1"); |
Stephen Warren | 73c3893 | 2015-01-19 16:25:52 -0700 | [diff] [blame] | 217 | } else { |
Simon Glass | 382bee5 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 218 | env_set("cpu_ns_mode", ""); |
Stephen Warren | 73c3893 | 2015-01-19 16:25:52 -0700 | [diff] [blame] | 219 | } |
| 220 | #endif |
Tom Warren | 6699989 | 2015-02-20 12:22:22 -0700 | [diff] [blame] | 221 | start_cpu_fan(); |
| 222 | |
Simon Glass | 1b24a50 | 2012-10-17 13:24:52 +0000 | [diff] [blame] | 223 | return 0; |
| 224 | } |
Tom Warren | c9aa831 | 2013-02-21 12:31:30 +0000 | [diff] [blame] | 225 | |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 226 | /* |
| 227 | * In some SW environments, a memory carve-out exists to house a secure |
| 228 | * monitor, a trusted OS, and/or various statically allocated media buffers. |
| 229 | * |
| 230 | * This carveout exists at the highest possible address that is within a |
| 231 | * 32-bit physical address space. |
| 232 | * |
| 233 | * This function returns the total size of this carve-out. At present, the |
| 234 | * returned value is hard-coded for simplicity. In the future, it may be |
| 235 | * possible to determine the carve-out size: |
| 236 | * - By querying some run-time information source, such as: |
| 237 | * - A structure passed to U-Boot by earlier boot software. |
| 238 | * - SoC registers. |
| 239 | * - A call into the secure monitor. |
| 240 | * - In the per-board U-Boot configuration header, based on knowledge of the |
| 241 | * SW environment that U-Boot is being built for. |
| 242 | * |
| 243 | * For now, we support two configurations in U-Boot: |
| 244 | * - 32-bit ports without any form of carve-out. |
| 245 | * - 64 bit ports which are assumed to use a carve-out of a conservatively |
| 246 | * hard-coded size. |
| 247 | */ |
| 248 | static ulong carveout_size(void) |
| 249 | { |
Thierry Reding | 00f782a | 2015-07-27 11:45:24 -0600 | [diff] [blame] | 250 | #ifdef CONFIG_ARM64 |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 251 | return SZ_512M; |
| 252 | #else |
| 253 | return 0; |
| 254 | #endif |
| 255 | } |
| 256 | |
| 257 | /* |
| 258 | * Determine the amount of usable RAM below 4GiB, taking into account any |
| 259 | * carve-out that may be assigned. |
| 260 | */ |
| 261 | static ulong usable_ram_size_below_4g(void) |
| 262 | { |
| 263 | ulong total_size_below_4g; |
| 264 | ulong usable_size_below_4g; |
| 265 | |
| 266 | /* |
| 267 | * The total size of RAM below 4GiB is the lesser address of: |
| 268 | * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB). |
| 269 | * (b) The size RAM physically present in the system. |
| 270 | */ |
| 271 | if (gd->ram_size < SZ_2G) |
| 272 | total_size_below_4g = gd->ram_size; |
| 273 | else |
| 274 | total_size_below_4g = SZ_2G; |
| 275 | |
| 276 | /* Calculate usable RAM by subtracting out any carve-out size */ |
| 277 | usable_size_below_4g = total_size_below_4g - carveout_size(); |
| 278 | |
| 279 | return usable_size_below_4g; |
| 280 | } |
| 281 | |
| 282 | /* |
| 283 | * Represent all available RAM in either one or two banks. |
| 284 | * |
| 285 | * The first bank describes any usable RAM below 4GiB. |
| 286 | * The second bank describes any RAM above 4GiB. |
| 287 | * |
| 288 | * This split is driven by the following requirements: |
| 289 | * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg |
| 290 | * property for memory below and above the 4GiB boundary. The layout of that |
| 291 | * DT property is directly driven by the entries in the U-Boot bank array. |
| 292 | * - The potential existence of a carve-out at the end of RAM below 4GiB can |
| 293 | * only be represented using multiple banks. |
| 294 | * |
| 295 | * Explicitly removing the carve-out RAM from the bank entries makes the RAM |
| 296 | * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot |
| 297 | * command-line. |
| 298 | * |
| 299 | * This does mean that the DT U-Boot passes to the Linux kernel will not |
| 300 | * include this RAM in /memory/reg at all. An alternative would be to include |
| 301 | * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node |
| 302 | * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the |
| 303 | * Linux kernel will ever need to access any RAM in* the carve-out via a CPU |
| 304 | * mapping, so either way is acceptable. |
| 305 | * |
| 306 | * On 32-bit systems, we never define a bank for RAM above 4GiB, since the |
| 307 | * start address of that bank cannot be represented in the 32-bit .size |
| 308 | * field. |
| 309 | */ |
Simon Glass | 76b00ac | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 310 | int dram_init_banksize(void) |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 311 | { |
| 312 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; |
| 313 | gd->bd->bi_dram[0].size = usable_ram_size_below_4g(); |
| 314 | |
Simon Glass | e81ca88 | 2015-11-19 20:27:02 -0700 | [diff] [blame] | 315 | #ifdef CONFIG_PCI |
| 316 | gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size; |
| 317 | #endif |
| 318 | |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 319 | #ifdef CONFIG_PHYS_64BIT |
| 320 | if (gd->ram_size > SZ_2G) { |
| 321 | gd->bd->bi_dram[1].start = 0x100000000; |
| 322 | gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G; |
| 323 | } else |
| 324 | #endif |
| 325 | { |
| 326 | gd->bd->bi_dram[1].start = 0; |
| 327 | gd->bd->bi_dram[1].size = 0; |
| 328 | } |
Simon Glass | 76b00ac | 2017-03-31 08:40:32 -0600 | [diff] [blame] | 329 | |
| 330 | return 0; |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 331 | } |
| 332 | |
Thierry Reding | 00f782a | 2015-07-27 11:45:24 -0600 | [diff] [blame] | 333 | /* |
| 334 | * Most hardware on 64-bit Tegra is still restricted to DMA to the lower |
| 335 | * 32-bits of the physical address space. Cap the maximum usable RAM area |
| 336 | * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 337 | * boundary that most devices can address. Also, don't let U-Boot use any |
| 338 | * carve-out, as mentioned above. |
Stephen Warren | 424afc0 | 2015-07-29 13:47:58 -0600 | [diff] [blame] | 339 | * |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 340 | * This function is called before dram_init_banksize(), so we can't simply |
| 341 | * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size. |
Thierry Reding | 00f782a | 2015-07-27 11:45:24 -0600 | [diff] [blame] | 342 | */ |
| 343 | ulong board_get_usable_ram_top(ulong total_size) |
| 344 | { |
Stephen Warren | bbc1b99 | 2015-08-07 16:12:45 -0600 | [diff] [blame] | 345 | return CONFIG_SYS_SDRAM_BASE + usable_ram_size_below_4g(); |
Thierry Reding | 00f782a | 2015-07-27 11:45:24 -0600 | [diff] [blame] | 346 | } |