blob: 2efc8f10ec198415466b4e90ac730019127e8d46 [file] [log] [blame]
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +02001/*
2 * (C) Copyright 2006
3 * Markus Klotzbuecher, DENX Software Engineering, mk@denx.de
4 *
5 * Configuation settings for the SPC1920 board.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __H
24#define __CONFIG_H
25
26#define CONFIG_SPC1920 1 /* SPC1920 board */
27#define CONFIG_MPC885 1 /* MPC885 CPU */
28
29#define CONFIG_8xx_CONS_SMC1 /* Console is on SMC1 */
30#undef CONFIG_8xx_CONS_SMC2
31#undef CONFIG_8xx_CONS_NONE
32
33#define CONFIG_MII
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020034#undef CONFIG_ETHER_ON_FEC1
35#define CONFIG_ETHER_ON_FEC2
36#define FEC_ENET
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020037#define CONFIG_FEC2_PHY 1
38
39#define CONFIG_BAUDRATE 19200
40
41/* use PLD CLK4 instead of brg */
Markus Klotzbuecher81395672007-01-09 14:57:11 +010042#define CFG_SPC1920_SMC1_CLK4
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020043
44#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz oscillator on EXTCLK */
45#define CONFIG_8xx_CPUCLK_DEFAULT 50000000
46#define CFG_8xx_CPUCLK_MIN 40000000
47#define CFG_8xx_CPUCLK_MAX 133000000
48
Markus Klotzbuecher5921e532007-01-09 14:57:13 +010049#define CFG_RESET_ADDRESS 0xC0000000
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020050
51#define CONFIG_BOARD_EARLY_INIT_F
Markus Klotzbuecher5921e532007-01-09 14:57:13 +010052#define CONFIG_LAST_STAGE_INIT
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020053
Markus Klotzbuecher5921e532007-01-09 14:57:13 +010054#if 0
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020055#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
56#else
57#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
58#endif
59
60#define CONFIG_ENV_OVERWRITE
61
62#define CONFIG_NFSBOOTCOMMAND \
63 "dhcp;" \
64 "setenv bootargs root=/dev/nfs rw nfsroot=$rootpath " \
65 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
66 "bootm"
67
68#define CONFIG_BOOTCOMMAND \
69 "setenv bootargs root=/dev/mtdblock2 rw mtdparts=phys:1280K(ROM)ro,-(root) "\
70 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:eth0:off;" \
71 "bootm fe080000"
72
73#undef CONFIG_BOOTARGS
74
75#undef CONFIG_WATCHDOG /* watchdog disabled */
76#define CONFIG_BZIP2 /* include support for bzip2 compressed images */
77
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020078
Jon Loeliger46da1e92007-07-04 22:33:30 -050079/*
Jon Loeliger079a1362007-07-10 10:12:10 -050080 * BOOTP options
81 */
82#define CONFIG_BOOTP_BOOTFILESIZE
83#define CONFIG_BOOTP_BOOTPATH
84#define CONFIG_BOOTP_GATEWAY
85#define CONFIG_BOOTP_HOSTNAME
86
87
88/*
Jon Loeliger46da1e92007-07-04 22:33:30 -050089 * Command line configuration.
90 */
91#include <config_cmd_default.h>
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +020092
Jon Loeliger46da1e92007-07-04 22:33:30 -050093#define CONFIG_CMD_ASKENV
94#define CONFIG_CMD_DATE
95#define CONFIG_CMD_ECHO
96#define CONFIG_CMD_IMMAP
97#define CONFIG_CMD_JFFS2
Wolfgang Denk1d9e31e2007-09-09 21:21:33 +020098#define CONFIG_CMD_NET
Jon Loeliger46da1e92007-07-04 22:33:30 -050099#define CONFIG_CMD_PING
100#define CONFIG_CMD_DHCP
101#define CONFIG_CMD_I2C
102#define CONFIG_CMD_MII
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200103
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200104/*
105 * Miscellaneous configurable options
106 */
107#define CFG_LONGHELP /* undef to save memory */
108#define CFG_PROMPT "=>" /* Monitor Command Prompt */
109#define CFG_HUSH_PARSER
110#define CFG_PROMPT_HUSH_PS2 "> "
111
Jon Loeliger46da1e92007-07-04 22:33:30 -0500112#if defined(CONFIG_CMD_KGDB)
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200113#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
114#else
115#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
116#endif
117
118#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* Print Buffer Size */
119#define CFG_MAXARGS 16 /* max number of command args */
120#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
121
122#define CFG_LOAD_ADDR 0x00100000
123
124#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
125
126#define CFG_BAUDRATE_TABLE { 2400, 4800, 9600, 19200 }
127
128/*
129 * Low Level Configuration Settings
130 * (address mappings, register initial values, etc.)
131 * You should know what you are doing if you make changes here.
132 */
133
134/*-----------------------------------------------------------------------
135 * Internal Memory Mapped Register
136 */
137#define CFG_IMMR 0xF0000000
138
139/*-----------------------------------------------------------------------
140 * Definitions for initial stack pointer and data area (in DPRAM)
141 */
142#define CFG_INIT_RAM_ADDR CFG_IMMR
143#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
144#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
145#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
146#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
147
148/*-----------------------------------------------------------------------
149 * Start addresses for the final memory configuration
150 * (Set up by the startup code)
151 * Please note that CFG_SDRAM_BASE _must_ start at 0
152 */
153#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
154#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
155
156/*
157 * For booting Linux, the board info and command line data
158 * have to be in the first 8 MB of memory, since this is
159 * the maximum mapped by the Linux kernel during initialization.
160 */
161#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
162
163#define CFG_MONITOR_BASE TEXT_BASE
164#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 KB for monitor */
165
166#ifdef CONFIG_BZIP2
167#define CFG_MALLOC_LEN (2500 << 10) /* Reserve ~2.5 MB for malloc() */
168#else
169#define CFG_MALLOC_LEN (384 << 10) /* Reserve 384 kB for malloc() */
170#endif /* CONFIG_BZIP2 */
171
172#define CFG_ALLOC_DPRAM 1 /* use allocation routines */
173
174/*
175 * Flash
176 */
177/*-----------------------------------------------------------------------
178 * Flash organisation
179 */
180#define CFG_FLASH_BASE 0xFE000000
181#define CFG_FLASH_CFI /* The flash is CFI compatible */
182#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
183#define CFG_MAX_FLASH_BANKS 1 /* Max number of flash banks */
184#define CFG_MAX_FLASH_SECT 128 /* Max num of sects on one chip */
185
186/* Environment is in flash */
187#define CFG_ENV_IS_IN_FLASH
188#define CFG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */
189#define CFG_ENV_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
190
191#define CONFIG_ENV_OVERWRITE
192
193/*-----------------------------------------------------------------------
194 * Cache Configuration
195 */
196#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
197#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
198
Jon Loeliger079a1362007-07-10 10:12:10 -0500199#ifdef CONFIG_CMD_DATE
Markus Klotzbuecher0be62722007-01-09 14:57:12 +0100200# define CONFIG_RTC_DS3231
201# define CFG_I2C_RTC_ADDR 0x68
202#endif
203
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200204/*-----------------------------------------------------------------------
205 * I2C configuration
206 */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500207#if defined(CONFIG_CMD_I2C)
Markus Klotzbuecher3f34f862007-01-09 14:57:10 +0100208/* enable I2C and select the hardware/software driver */
209#undef CONFIG_HARD_I2C /* I2C with hardware support */
210#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
211
212#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
213#define CFG_I2C_SLAVE 0xFE
214
215#ifdef CONFIG_SOFT_I2C
216/*
217 * Software (bit-bang) I2C driver configuration
218 */
219#define PB_SCL 0x00000020 /* PB 26 */
220#define PB_SDA 0x00000010 /* PB 27 */
221
222#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
223#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
224#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
225#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
226#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100227 else immr->im_cpm.cp_pbdat &= ~PB_SDA
Markus Klotzbuecher3f34f862007-01-09 14:57:10 +0100228#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100229 else immr->im_cpm.cp_pbdat &= ~PB_SCL
Markus Klotzbuecher3f34f862007-01-09 14:57:10 +0100230#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
231#endif /* CONFIG_SOFT_I2C */
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200232#endif
233
234/*-----------------------------------------------------------------------
235 * SYPCR - System Protection Control 11-9
236 * SYPCR can only be written once after reset!
237 *-----------------------------------------------------------------------
238 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
239 */
240#if defined(CONFIG_WATCHDOG)
241#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
242 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
243#else
244#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
245#endif
246
247/*-----------------------------------------------------------------------
248 * SIUMCR - SIU Module Configuration 11-6
249 *-----------------------------------------------------------------------
250 * PCMCIA config., multi-function pin tri-state
251 */
Markus Klotzbuecher5921e532007-01-09 14:57:13 +0100252#define CFG_SIUMCR (SIUMCR_FRC)
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200253
254/*-----------------------------------------------------------------------
255 * TBSCR - Time Base Status and Control 11-26
256 *-----------------------------------------------------------------------
257 * Clear Reference Interrupt Status, Timebase freezing enabled
258 */
259#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
260
261/*-----------------------------------------------------------------------
262 * PISCR - Periodic Interrupt Status and Control 11-31
263 *-----------------------------------------------------------------------
264 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
265 */
266#define CFG_PISCR (PISCR_PS | PISCR_PITF)
267
268/*-----------------------------------------------------------------------
269 * SCCR - System Clock and reset Control Register 15-27
270 *-----------------------------------------------------------------------
271 * Set clock output, timebase and RTC source and divider,
272 * power management and some other internal clocks
273 */
274#define SCCR_MASK SCCR_EBDF11
275/* #define CFG_SCCR SCCR_TBS */
276#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
277 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
278 SCCR_DFALCD00)
279
280/*-----------------------------------------------------------------------
281 * DER - Debug Enable Register
282 *-----------------------------------------------------------------------
283 * Set to zero to prevent the processor from entering debug mode
284 */
285#define CFG_DER 0
286
287
288/* Because of the way the 860 starts up and assigns CS0 the entire
289 * address space, we have to set the memory controller differently.
290 * Normally, you write the option register first, and then enable the
291 * chip select by writing the base register. For CS0, you must write
292 * the base register first, followed by the option register.
293 */
294
295
296/*
297 * Init Memory Controller:
298 */
299
300/* BR0 and OR0 (FLASH) */
301#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
302
303
304/* used to re-map FLASH both when starting from SRAM or FLASH:
305 * restrict access enough to keep SRAM working (if any)
306 * but not too much to meddle with FLASH accesses
307 */
308#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
309#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
310
311/*
312 * FLASH timing:
313 */
314#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
Markus Klotzbuecher8fc21022007-01-09 14:57:14 +0100315 OR_SCY_6_CLK | OR_EHTR | OR_BI)
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200316
317#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
318#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
319#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
320
321
322/*
323 * SDRAM CS1 UPMB
324 */
325#define CFG_SDRAM_BASE 0x00000000
326#define CFG_SDRAM_BASE_PRELIM CFG_SDRAM_BASE
327#define SDRAM_MAX_SIZE 0x4000000 /* max 64 MB */
328
329#define CFG_PRELIM_OR1_AM 0xF0000000
330/* #define CFG_OR1_TIMING OR_CSNT_SAM/\* | OR_G5LS /\\* *\\/ *\/ */
331#define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
332
333#define CFG_OR1_PRELIM (CFG_PRELIM_OR1_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING)
334#define CFG_BR1_PRELIM ((CFG_SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_V)
335
336/* #define CFG_OR1_FINAL ((CFG_OR1_AM & OR_AM_MSK) | CFG_OR1_TIMING) */
337/* #define CFG_BR1_FINAL ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMB | BR_V) */
338
339#define CFG_PTB_PER_CLK ((4096 * 16 * 1000) / (4 * 64))
340#define CFG_PTA_PER_CLK 195
341#define CFG_MBMR_PTB 195
342#define CFG_MPTPR MPTPR_PTP_DIV16
343#define CFG_MAR 0x88
344
345#define CFG_MBMR_8COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
346 MBMR_AMB_TYPE_0 | \
347 MBMR_G0CLB_A10 | \
348 MBMR_DSB_1_CYCL | \
349 MBMR_RLFB_1X | \
350 MBMR_WLFB_1X | \
351 MBMR_TLFB_4X) /* 0x04804114 */ /* 0x10802114 */
352
353#define CFG_MBMR_9COL ((CFG_MBMR_PTB << MBMR_PTB_SHIFT) | \
354 MBMR_AMB_TYPE_1 | \
355 MBMR_G0CLB_A10 | \
356 MBMR_DSB_1_CYCL | \
357 MBMR_RLFB_1X | \
358 MBMR_WLFB_1X | \
359 MBMR_TLFB_4X) /* 0x04804114 */ /* 0x10802114 */
360
361
Markus Klotzbuecherd28707d2007-01-09 14:57:10 +0100362/*
363 * DSP Host Port Interface CS3
364 */
365#define CFG_SPC1920_HPI_BASE 0x90000000
Markus Klotzbuecher67fea022007-01-09 16:02:48 +0100366#define CFG_PRELIM_OR3_AM 0xF8000000
Markus Klotzbuecherd28707d2007-01-09 14:57:10 +0100367
Markus Klotzbuecher67fea022007-01-09 16:02:48 +0100368#define CFG_OR3 (CFG_PRELIM_OR3_AM | \
Markus Klotzbuecherd28707d2007-01-09 14:57:10 +0100369 OR_G5LS | \
370 OR_SCY_0_CLK | \
371 OR_BI)
372
Markus Klotzbuecher67fea022007-01-09 16:02:48 +0100373#define CFG_BR3 ((CFG_SPC1920_HPI_BASE & BR_BA_MSK) | \
Markus Klotzbuecherd28707d2007-01-09 14:57:10 +0100374 BR_MS_UPMA | \
375 BR_PS_16 | \
376 BR_V);
377
378#define CFG_MAMR (MAMR_GPL_A4DIS | \
379 MAMR_RLFA_5X | \
380 MAMR_WLFA_5X)
381
382#define CONFIG_SPC1920_HPI_TEST
383
384#ifdef CONFIG_SPC1920_HPI_TEST
385#define HPI_REG(x) (*((volatile u16 *) (CFG_SPC1920_HPI_BASE + x)))
386#define HPI_HPIC_1 HPI_REG(0)
387#define HPI_HPIC_2 HPI_REG(2)
Markus Klotzbuecher38ccd2f2007-01-09 14:57:13 +0100388#define HPI_HPIA_1 HPI_REG(0x2000008)
389#define HPI_HPIA_2 HPI_REG(0x2000008 + 2)
390#define HPI_HPID_INC_1 HPI_REG(0x1000004)
391#define HPI_HPID_INC_2 HPI_REG(0x1000004 + 2)
392#define HPI_HPID_NOINC_1 HPI_REG(0x300000c)
393#define HPI_HPID_NOINC_2 HPI_REG(0x300000c + 2)
Markus Klotzbuecherd28707d2007-01-09 14:57:10 +0100394#endif /* CONFIG_SPC1920_HPI_TEST */
395
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100396/*
Markus Klotzbuecher9295acb2007-01-09 14:57:13 +0100397 * Ramtron FM18L08 FRAM 32KB on CS4
398 */
399#define CFG_SPC1920_FRAM_BASE 0x80100000
400#define CFG_PRELIM_OR4_AM 0xffff8000
Markus Klotzbuecher67fea022007-01-09 16:02:48 +0100401#define CFG_OR4 (CFG_PRELIM_OR4_AM | \
Markus Klotzbuecher9295acb2007-01-09 14:57:13 +0100402 OR_ACS_DIV2 | \
403 OR_BI | \
404 OR_SCY_4_CLK | \
405 OR_TRLX)
406
Markus Klotzbuecher67fea022007-01-09 16:02:48 +0100407#define CFG_BR4 ((CFG_SPC1920_FRAM_BASE & BR_BA_MSK) | BR_PS_8 | BR_V);
Markus Klotzbuecher9295acb2007-01-09 14:57:13 +0100408
409/*
Markus Klotzbuecher5921e532007-01-09 14:57:13 +0100410 * PLD CS5
Markus Klotzbuecherd8d9de12007-01-09 14:57:10 +0100411 */
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200412#define CFG_SPC1920_PLD_BASE 0x80000000
Markus Klotzbuecher9295acb2007-01-09 14:57:13 +0100413#define CFG_PRELIM_OR5_AM 0xffff8000
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200414
415#define CFG_OR5_PRELIM (CFG_PRELIM_OR5_AM | \
416 OR_CSNT_SAM | \
417 OR_ACS_DIV1 | \
418 OR_BI | \
419 OR_SCY_0_CLK | \
420 OR_TRLX)
421
422#define CFG_BR5_PRELIM ((CFG_SPC1920_PLD_BASE & BR_BA_MSK) | BR_PS_8 | BR_V);
423
Markus Klotzbuecherb02d0172006-07-12 08:48:24 +0200424/*
425 * Internal Definitions
426 *
427 * Boot Flags
428 */
429#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
430#define BOOTFLAG_WARM 0x02 /* Software reboot */
431
432/* Machine type
433*/
434#define _MACH_8xx (_MACH_fads)
435
436#endif /* __CONFIG_H */