blob: 34252d4d3b7fbe47ec879f61486583b17c2e6636 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc6097192002-11-03 00:24:07 +000021#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
24
wdenkc837dcb2004-01-20 23:12:12 +000025#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
Peter Tyser3a8f28d2009-09-16 22:03:07 -050026#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
wdenkc6097192002-11-03 00:24:07 +000027
wdenkc837dcb2004-01-20 23:12:12 +000028#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000029
30#define CONFIG_BAUDRATE 9600
31#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
32
wdenkc6097192002-11-03 00:24:07 +000033#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000034#undef CONFIG_BOOTCOMMAND
35
36#define CONFIG_PREBOOT /* enable preboot variable */
wdenkc6097192002-11-03 00:24:07 +000037
38#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkc6097192002-11-03 00:24:07 +000040
Ben Warren96e21f82008-10-27 23:50:15 -070041#define CONFIG_PPC4xx_EMAC
wdenkc6097192002-11-03 00:24:07 +000042#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000043#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000044#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020045#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
46
Matthias Fuchs6f35c532007-06-24 17:41:21 +020047#undef CONFIG_HAS_ETH1
wdenkc6097192002-11-03 00:24:07 +000048
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050049/*
50 * BOOTP options
51 */
52#define CONFIG_BOOTP_SUBNETMASK
53#define CONFIG_BOOTP_GATEWAY
54#define CONFIG_BOOTP_HOSTNAME
55#define CONFIG_BOOTP_BOOTPATH
56#define CONFIG_BOOTP_DNS
57#define CONFIG_BOOTP_DNS2
58#define CONFIG_BOOTP_SEND_HOSTNAME
stroese9919f132003-05-23 11:38:22 +000059
wdenkc6097192002-11-03 00:24:07 +000060
Jon Loeliger49cf7e82007-07-05 19:52:35 -050061/*
62 * Command line configuration.
63 */
64#include <config_cmd_default.h>
65
66#define CONFIG_CMD_DHCP
67#define CONFIG_CMD_PCI
68#define CONFIG_CMD_IRQ
69#define CONFIG_CMD_IDE
70#define CONFIG_CMD_FAT
71#define CONFIG_CMD_ELF
72#define CONFIG_CMD_MII
73#define CONFIG_CMD_EEPROM
74
wdenkc6097192002-11-03 00:24:07 +000075
76#define CONFIG_MAC_PARTITION
77#define CONFIG_DOS_PARTITION
78
stroesea20b27a2004-12-16 18:05:42 +000079#define CONFIG_SUPPORT_VFAT
80
wdenkc837dcb2004-01-20 23:12:12 +000081#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenkc6097192002-11-03 00:24:07 +000082
wdenkc837dcb2004-01-20 23:12:12 +000083#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000084
85/*
86 * Miscellaneous configurable options
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkc6097192002-11-03 00:24:07 +000089
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenkc6097192002-11-03 00:24:07 +000091
Jon Loeliger49cf7e82007-07-05 19:52:35 -050092#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000094#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000096#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
98#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
99#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenkc6097192002-11-03 00:24:07 +0000102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +0000104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
106#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000107
Stefan Roese550650d2010-09-20 16:05:31 +0200108#define CONFIG_CONS_INDEX 1 /* Use UART0 */
109#define CONFIG_SYS_NS16550
110#define CONFIG_SYS_NS16550_SERIAL
111#define CONFIG_SYS_NS16550_REG_SIZE 1
112#define CONFIG_SYS_NS16550_CLK get_serial_clock()
113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000116
117/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000119 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
120 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
123#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkc6097192002-11-03 00:24:07 +0000124
stroesea20b27a2004-12-16 18:05:42 +0000125#define CONFIG_LOOPW 1 /* enable loopw command */
126
wdenkc6097192002-11-03 00:24:07 +0000127#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
128
129/*-----------------------------------------------------------------------
130 * PCI stuff
131 *-----------------------------------------------------------------------
132 */
stroesea20b27a2004-12-16 18:05:42 +0000133#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
134#define PCI_HOST_FORCE 1 /* configure as pci host */
135#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000136
stroesea20b27a2004-12-16 18:05:42 +0000137#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000138#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
stroesea20b27a2004-12-16 18:05:42 +0000139#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
140#define CONFIG_PCI_PNP /* do pci plug-and-play */
141 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000142
stroesea20b27a2004-12-16 18:05:42 +0000143#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenkc6097192002-11-03 00:24:07 +0000144
stroesea20b27a2004-12-16 18:05:42 +0000145#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
stroesead10dd92003-02-14 11:21:23 +0000146
stroesea20b27a2004-12-16 18:05:42 +0000147#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
148
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
150#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
151#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
152#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
153#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
154#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
155#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
156#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
157#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
Matthias Fuchs468ebf12012-11-02 14:30:34 +0100158#define CONFIG_SYS_PCI_PTM2PCI (bd->bi_memsize) /* host use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000159
Matthias Fuchs82379b52009-09-07 17:00:41 +0200160#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
161
wdenkc6097192002-11-03 00:24:07 +0000162/*-----------------------------------------------------------------------
163 * IDE/ATA stuff
164 *-----------------------------------------------------------------------
165 */
wdenkc837dcb2004-01-20 23:12:12 +0000166#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
167#undef CONFIG_IDE_LED /* no led for ide supported */
168#undef CONFIG_IDE_RESET /* no reset for ide supported */
wdenkc6097192002-11-03 00:24:07 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
171#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
174#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkc6097192002-11-03 00:24:07 +0000175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
177#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
178#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
wdenkc6097192002-11-03 00:24:07 +0000179
180/*-----------------------------------------------------------------------
181 * Start addresses for the final memory configuration
182 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000184 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_SDRAM_BASE 0x00000000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200186#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE
187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
188#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000190
191/*
192 * For booting Linux, the board info and command line data
193 * have to be in the first 8 MB of memory, since this is
194 * the maximum mapped by the Linux kernel during initialization.
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000197/*-----------------------------------------------------------------------
198 * FLASH organization
199 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
201#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkc6097192002-11-03 00:24:07 +0000202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
204#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000205
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
207#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
208#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000209/*
210 * The following defines are added for buggy IOP480 byte interface.
211 * All other boards should use the standard values (CPCI405 etc.)
212 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
214#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
215#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000216
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000218
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
220#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
221#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroesea20b27a2004-12-16 18:05:42 +0000222
wdenkc6097192002-11-03 00:24:07 +0000223#if 1 /* Use NVRAM for environment variables */
224/*-----------------------------------------------------------------------
225 * NVRAM organization
226 */
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200227#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200228#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
229#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
wdenkc6097192002-11-03 00:24:07 +0000231
232#else /* Use EEPROM for environment variables */
233
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200234#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200235#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
236#define CONFIG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
wdenk8bde7f72003-06-27 21:31:46 +0000237 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000238#endif
239
240/*-----------------------------------------------------------------------
241 * I2C EEPROM (CAT24WC08) for environment
242 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000243#define CONFIG_SYS_I2C
244#define CONFIG_SYS_I2C_PPC4XX
245#define CONFIG_SYS_I2C_PPC4XX_CH0
246#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
247#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
wdenkc6097192002-11-03 00:24:07 +0000248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
250#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenkc837dcb2004-01-20 23:12:12 +0000251/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
253#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenkc6097192002-11-03 00:24:07 +0000254 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000255 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenkc6097192002-11-03 00:24:07 +0000257
wdenkc6097192002-11-03 00:24:07 +0000258/*
259 * Init Memory Controller:
260 *
261 * BR0/1 and OR0/1 (FLASH)
262 */
263
264#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
265#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
266
267/*-----------------------------------------------------------------------
268 * External Bus Controller (EBC) Setup
269 */
270
wdenkc837dcb2004-01-20 23:12:12 +0000271/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_EBC_PB0AP 0x92015480
273#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000274
wdenkc837dcb2004-01-20 23:12:12 +0000275/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_EBC_PB1AP 0x92015480
277#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000278
wdenkc837dcb2004-01-20 23:12:12 +0000279/* Memory Bank 2 (CAN0, 1, 2, Codeswitch) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
281#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000282
wdenkc837dcb2004-01-20 23:12:12 +0000283/* Memory Bank 3 (CompactFlash IDE) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
285#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000286
wdenkc837dcb2004-01-20 23:12:12 +0000287/* Memory Bank 4 (NVRAM) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_EBC_PB4AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
289#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000290
wdenkc837dcb2004-01-20 23:12:12 +0000291/* Memory Bank 5 (Quart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
293#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000294
295/*-----------------------------------------------------------------------
296 * FPGA stuff
297 */
298
299/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
301#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
302#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
303#define CONFIG_SYS_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
304#define CONFIG_SYS_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
wdenkc6097192002-11-03 00:24:07 +0000305
306/*-----------------------------------------------------------------------
307 * Definitions for initial stack pointer and data area (in data cache)
308 */
309#if 1 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
wdenkc6097192002-11-03 00:24:07 +0000311
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
wdenkc6097192002-11-03 00:24:07 +0000313#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_INIT_RAM_ADDR 0x00df0000 /* inside of SDRAM */
wdenkc6097192002-11-03 00:24:07 +0000315#endif
Wolfgang Denk553f0982010-10-26 13:32:32 +0200316#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200317#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000319
wdenkc6097192002-11-03 00:24:07 +0000320#endif /* __CONFIG_H */