blob: 1d2389a1c60702fe2269841caf49f8b556c6c88a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips5e918a92008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips5e918a92008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Simon Glass1af3c7f2020-05-10 11:40:09 -060011#include <linux/stringify.h>
12
Kim Phillips5e918a92008-01-16 00:38:05 -060013/*
14 * High Level Configuration Options
15 */
16#define CONFIG_E300 1 /* E300 family */
Kim Phillips5e918a92008-01-16 00:38:05 -060017
Anton Vorontsovc9646ed2009-06-10 00:25:30 +040018#define CONFIG_HWCONFIG
Timur Tabi89c77842008-02-08 13:15:55 -060019
20/*
21 * On-board devices
22 */
Timur Tabi89c77842008-02-08 13:15:55 -060023#define CONFIG_VSC7385_ENET
24
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips5e918a92008-01-16 00:38:05 -060026*/
27
Kim Phillips5e918a92008-01-16 00:38:05 -060028/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020029#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
30#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050031#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060032
33/*
34 * System IO Config
35 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036#define CONFIG_SYS_SICRH 0x08200000
37#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -060038
39/*
40 * Output Buffer Impedance
41 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips5e918a92008-01-16 00:38:05 -060043
44/*
Timur Tabi89c77842008-02-08 13:15:55 -060045 * Device configurations
46 */
47
48/* Vitesse 7385 */
49
50#ifdef CONFIG_VSC7385_ENET
51
52#define CONFIG_TSEC2
53
54/* The flash address and size of the VSC7385 firmware image */
55#define CONFIG_VSC7385_IMAGE 0xFE7FE000
56#define CONFIG_VSC7385_IMAGE_SIZE 8192
57
58#endif
59
60/*
Kim Phillips5e918a92008-01-16 00:38:05 -060061 * DDR Setup
62 */
Mario Six8a81bfd2019-01-21 09:18:15 +010063#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
65#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips5e918a92008-01-16 00:38:05 -060066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips5e918a92008-01-16 00:38:05 -060068
69#undef CONFIG_DDR_ECC /* support DDR ECC function */
70#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
71
72#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
73
74/*
75 * Manually set up DDR parameters
76 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger2fef4022011-10-11 23:57:29 -050078#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
79#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
80 | CSCONFIG_ODT_WR_ONLY_CURRENT \
81 | CSCONFIG_ROW_BIT_13 \
82 | CSCONFIG_COL_BIT_10)
Kim Phillips5e918a92008-01-16 00:38:05 -060083
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_TIMING_3 0x00000000
85#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -060086 | (0 << TIMING_CFG0_WRT_SHIFT) \
87 | (0 << TIMING_CFG0_RRT_SHIFT) \
88 | (0 << TIMING_CFG0_WWT_SHIFT) \
89 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
90 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
91 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
92 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -060093 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -060095 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
96 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
97 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
98 | (13 << TIMING_CFG1_REFREC_SHIFT) \
99 | (3 << TIMING_CFG1_WRREC_SHIFT) \
100 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
101 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600102 /* 0x3937d322 */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500103#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
104 | (5 << TIMING_CFG2_CPO_SHIFT) \
105 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
106 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
107 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
108 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
109 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
110 /* 0x02984cc8 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600111
Kim Phillips8eceeb72009-08-21 16:33:15 -0500112#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
113 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600114 /* 0x06090100 */
115
116#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500117#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500118 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
119 | SDRAM_CFG_32_BE \
120 | SDRAM_CFG_2T_EN)
121 /* 0x43088000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600122#else
Joe Hershberger5afe9722011-10-11 23:57:19 -0500123#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500124 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500125 /* 0x43000000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600126#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips8eceeb72009-08-21 16:33:15 -0500128#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500129 | (0x0442 << SDRAM_MODE_SD_SHIFT))
130 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600132
133/*
134 * Memory test
135 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Kim Phillips5e918a92008-01-16 00:38:05 -0600137
138/*
139 * The reserved memory
140 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200141#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips5e918a92008-01-16 00:38:05 -0600142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
144#define CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600145#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#undef CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600147#endif
148
Kevin Hao16c8c172016-07-08 11:25:14 +0800149#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500150#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips5e918a92008-01-16 00:38:05 -0600151
152/*
153 * Initial RAM Base Address Setup
154 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_RAM_LOCK 1
156#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200157#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500158#define CONFIG_SYS_GBL_DATA_OFFSET \
159 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips5e918a92008-01-16 00:38:05 -0600160
Kim Phillips5e918a92008-01-16 00:38:05 -0600161/*
162 * FLASH on the Local Bus
163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
165#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600166
Joe Hershberger5afe9722011-10-11 23:57:19 -0500167#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Kim Phillips5e918a92008-01-16 00:38:05 -0600168
Kim Phillips5e918a92008-01-16 00:38:05 -0600169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
171#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips5e918a92008-01-16 00:38:05 -0600172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#undef CONFIG_SYS_FLASH_CHECKSUM
174#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
175#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips5e918a92008-01-16 00:38:05 -0600176
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300177/*
178 * NAND Flash on the Local Bus
179 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500180#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixa8f97532019-01-21 09:18:01 +0100181
Mario Sixa8f97532019-01-21 09:18:01 +0100182
Timur Tabi89c77842008-02-08 13:15:55 -0600183/* Vitesse 7385 */
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600186
Kim Phillips5e918a92008-01-16 00:38:05 -0600187/*
188 * Serial Port
189 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_NS16550_SERIAL
191#define CONFIG_SYS_NS16550_REG_SIZE 1
192#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips5e918a92008-01-16 00:38:05 -0600193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500195 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips5e918a92008-01-16 00:38:05 -0600196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
198#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips5e918a92008-01-16 00:38:05 -0600199
Anton Vorontsov2bd74602008-03-24 17:40:43 +0300200/* SERDES */
201#define CONFIG_FSL_SERDES
202#define CONFIG_FSL_SERDES1 0xe3000
203#define CONFIG_FSL_SERDES2 0xe3100
204
Kim Phillips5e918a92008-01-16 00:38:05 -0600205/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200206#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips5e918a92008-01-16 00:38:05 -0600207
208/*
209 * Config on-board RTC
210 */
211#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600213
214/*
215 * General PCI
216 * Addresses are mapped 1-1.
217 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500218#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
219#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
220#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
222#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
223#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
224#define CONFIG_SYS_PCI_IO_BASE 0x00000000
225#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
226#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
229#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
230#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600231
Anton Vorontsov7e915582009-02-19 18:20:52 +0300232#define CONFIG_SYS_PCIE1_BASE 0xA0000000
233#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
234#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
235#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
236#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
237#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
238#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
239#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
240#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
241
242#define CONFIG_SYS_PCIE2_BASE 0xC0000000
243#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
244#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
245#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
246#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
247#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
248#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
249#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
250#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
251
Kim Phillips5e918a92008-01-16 00:38:05 -0600252#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000253#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips5e918a92008-01-16 00:38:05 -0600254
Kim Phillips5e918a92008-01-16 00:38:05 -0600255#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kim Phillips5e918a92008-01-16 00:38:05 -0600256#endif /* CONFIG_PCI */
257
Kim Phillips5e918a92008-01-16 00:38:05 -0600258/*
259 * TSEC
260 */
Timur Tabi89c77842008-02-08 13:15:55 -0600261#ifdef CONFIG_TSEC_ENET
Kim Phillips5e918a92008-01-16 00:38:05 -0600262
Timur Tabi89c77842008-02-08 13:15:55 -0600263#define CONFIG_GMII /* MII PHY management */
264
265#define CONFIG_TSEC1
266
267#ifdef CONFIG_TSEC1
268#define CONFIG_HAS_ETH0
Kim Phillips5e918a92008-01-16 00:38:05 -0600269#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips5e918a92008-01-16 00:38:05 -0600271#define TSEC1_PHY_ADDR 2
Kim Phillips5e918a92008-01-16 00:38:05 -0600272#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips5e918a92008-01-16 00:38:05 -0600273#define TSEC1_PHYIDX 0
Timur Tabi89c77842008-02-08 13:15:55 -0600274#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600275
Timur Tabi89c77842008-02-08 13:15:55 -0600276#ifdef CONFIG_TSEC2
277#define CONFIG_HAS_ETH1
278#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600280#define TSEC2_PHY_ADDR 0x1c
281#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
282#define TSEC2_PHYIDX 0
283#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600284
285/* Options are: TSEC[0-1] */
286#define CONFIG_ETHPRIME "TSEC0"
287
Timur Tabi89c77842008-02-08 13:15:55 -0600288#endif
289
Kim Phillips5e918a92008-01-16 00:38:05 -0600290/*
Kim Phillips730e7922008-03-28 14:31:23 -0500291 * SATA
292 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500294#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500296#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
297#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500298#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500300#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
301#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500302
303#ifdef CONFIG_FSL_SATA
304#define CONFIG_LBA48
Kim Phillips730e7922008-03-28 14:31:23 -0500305#endif
306
307/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600308 * Environment
309 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600310
311#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips5e918a92008-01-16 00:38:05 -0600313
314/*
315 * BOOTP options
316 */
317#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips5e918a92008-01-16 00:38:05 -0600318
Kim Phillips5e918a92008-01-16 00:38:05 -0600319#undef CONFIG_WATCHDOG /* watchdog disabled */
320
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400321#ifdef CONFIG_MMC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800322#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400323#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400324#endif
325
Kim Phillips5e918a92008-01-16 00:38:05 -0600326/*
327 * Miscellaneous configurable options
328 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500329#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips5e918a92008-01-16 00:38:05 -0600330
Kim Phillips5e918a92008-01-16 00:38:05 -0600331/*
332 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700333 * have to be in the first 256 MB of memory, since this is
Kim Phillips5e918a92008-01-16 00:38:05 -0600334 * the maximum mapped by the Linux kernel during initialization.
335 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500336#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800337#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600338
Kim Phillips5e918a92008-01-16 00:38:05 -0600339#if defined(CONFIG_CMD_KGDB)
340#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips5e918a92008-01-16 00:38:05 -0600341#endif
342
343/*
344 * Environment Configuration
345 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600346
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300347#define CONFIG_HAS_FSL_DR_USB
Nikhil Badola6c3c5752014-10-20 16:31:01 +0530348#define CONFIG_USB_EHCI_FSL
349#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300350
Joe Hershberger5afe9722011-10-11 23:57:19 -0500351#define CONFIG_NETDEV "eth1"
Kim Phillips5e918a92008-01-16 00:38:05 -0600352
Mario Six5bc05432018-03-28 14:38:20 +0200353#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000354#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500355#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000356#define CONFIG_BOOTFILE "uImage"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500357 /* U-Boot image on TFTP server */
358#define CONFIG_UBOOTPATH "u-boot.bin"
359#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips5e918a92008-01-16 00:38:05 -0600360
Joe Hershberger5afe9722011-10-11 23:57:19 -0500361 /* default location for tftp and bootm */
362#define CONFIG_LOADADDR 800000
Kim Phillips5e918a92008-01-16 00:38:05 -0600363
Kim Phillips5e918a92008-01-16 00:38:05 -0600364#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500365 "netdev=" CONFIG_NETDEV "\0" \
366 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600367 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200368 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
369 " +$filesize; " \
370 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
371 " +$filesize; " \
372 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
373 " $filesize; " \
374 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
375 " +$filesize; " \
376 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
377 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500378 "fdtaddr=780000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500379 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600380 "ramdiskaddr=1000000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500381 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600382 "console=ttyS0\0" \
383 "setbootargs=setenv bootargs " \
384 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
385 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500386 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
387 "$netdev:off " \
Kim Phillips5e918a92008-01-16 00:38:05 -0600388 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
389
Tom Rini7ae1b082021-08-19 14:29:00 -0400390#define NFSBOOTCOMMAND \
Kim Phillips5e918a92008-01-16 00:38:05 -0600391 "setenv rootdev /dev/nfs;" \
392 "run setbootargs;" \
393 "run setipargs;" \
394 "tftp $loadaddr $bootfile;" \
395 "tftp $fdtaddr $fdtfile;" \
396 "bootm $loadaddr - $fdtaddr"
397
Tom Rini7ae1b082021-08-19 14:29:00 -0400398#define RAMBOOTCOMMAND \
Kim Phillips5e918a92008-01-16 00:38:05 -0600399 "setenv rootdev /dev/ram;" \
400 "run setbootargs;" \
401 "tftp $ramdiskaddr $ramdiskfile;" \
402 "tftp $loadaddr $bootfile;" \
403 "tftp $fdtaddr $fdtfile;" \
404 "bootm $loadaddr $ramdiskaddr $fdtaddr"
405
Kim Phillips5e918a92008-01-16 00:38:05 -0600406#endif /* __CONFIG_H */