blob: c9e91a90da696cfa4b22b11ce12b94106bfdd76f [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Kumar Galad30f9042009-09-11 11:27:00 -05002 * Copyright 2004, 2007-2009 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * Copyright (C) 2003 Motorola,Inc.
wdenk42d1f032003-10-15 23:53:47 +00004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
25 *
26 * The processor starts at 0xfffffffc and the code is first executed in the
27 * last 4K page(0xfffff000-0xffffffff) in flash/rom.
28 *
29 */
30
31#include <config.h>
32#include <mpc85xx.h>
Peter Tyser561858e2008-11-03 09:30:59 -060033#include <timestamp.h>
wdenk42d1f032003-10-15 23:53:47 +000034#include <version.h>
35
36#define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
37
38#include <ppc_asm.tmpl>
39#include <ppc_defs.h>
40
41#include <asm/cache.h>
42#include <asm/mmu.h>
43
44#ifndef CONFIG_IDENT_STRING
45#define CONFIG_IDENT_STRING ""
46#endif
47
48#undef MSR_KERNEL
Andy Fleming61a21e92007-08-14 01:34:21 -050049#define MSR_KERNEL ( MSR_ME ) /* Machine Check */
wdenk42d1f032003-10-15 23:53:47 +000050
51/*
52 * Set up GOT: Global Offset Table
53 *
54 * Use r14 to access the GOT
55 */
56 START_GOT
57 GOT_ENTRY(_GOT2_TABLE_)
58 GOT_ENTRY(_FIXUP_TABLE_)
59
Mingkai Hu7da53352009-09-11 14:19:10 +080060#ifndef CONFIG_NAND_SPL
wdenk42d1f032003-10-15 23:53:47 +000061 GOT_ENTRY(_start)
62 GOT_ENTRY(_start_of_vectors)
63 GOT_ENTRY(_end_of_vectors)
64 GOT_ENTRY(transfer_to_handler)
Mingkai Hu7da53352009-09-11 14:19:10 +080065#endif
wdenk42d1f032003-10-15 23:53:47 +000066
67 GOT_ENTRY(__init_end)
68 GOT_ENTRY(_end)
69 GOT_ENTRY(__bss_start)
70 END_GOT
71
72/*
73 * e500 Startup -- after reset only the last 4KB of the effective
74 * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
75 * section is located at THIS LAST page and basically does three
76 * things: clear some registers, set up exception tables and
77 * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
78 * continue the boot procedure.
79
80 * Once the boot rom is mapped by TLB entries we can proceed
81 * with normal startup.
82 *
83 */
84
Andy Fleming61a21e92007-08-14 01:34:21 -050085 .section .bootpg,"ax"
86 .globl _start_e500
wdenk42d1f032003-10-15 23:53:47 +000087
88_start_e500:
wdenk97d80fc2004-06-09 00:34:46 +000089
Andy Fleming61a21e92007-08-14 01:34:21 -050090/* clear registers/arrays not reset by hardware */
wdenk42d1f032003-10-15 23:53:47 +000091
Andy Fleming61a21e92007-08-14 01:34:21 -050092 /* L1 */
93 li r0,2
94 mtspr L1CSR0,r0 /* invalidate d-cache */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020095 mtspr L1CSR1,r0 /* invalidate i-cache */
wdenk42d1f032003-10-15 23:53:47 +000096
97 mfspr r1,DBSR
98 mtspr DBSR,r1 /* Clear all valid bits */
99
Andy Fleming61a21e92007-08-14 01:34:21 -0500100 /*
101 * Enable L1 Caches early
102 *
103 */
wdenk42d1f032003-10-15 23:53:47 +0000104
Andy Fleming61a21e92007-08-14 01:34:21 -0500105 lis r2,L1CSR0_CPE@H /* enable parity */
106 ori r2,r2,L1CSR0_DCE
107 mtspr L1CSR0,r2 /* enable L1 Dcache */
wdenk42d1f032003-10-15 23:53:47 +0000108 isync
Andy Fleming61a21e92007-08-14 01:34:21 -0500109 mtspr L1CSR1,r2 /* enable L1 Icache */
110 isync
111 msync
wdenk42d1f032003-10-15 23:53:47 +0000112
113 /* Setup interrupt vectors */
wdenk343117b2005-05-13 22:49:36 +0000114 lis r1,TEXT_BASE@h
Andy Fleming61a21e92007-08-14 01:34:21 -0500115 mtspr IVPR,r1
wdenk42d1f032003-10-15 23:53:47 +0000116
wdenk343117b2005-05-13 22:49:36 +0000117 li r1,0x0100
wdenk42d1f032003-10-15 23:53:47 +0000118 mtspr IVOR0,r1 /* 0: Critical input */
wdenk343117b2005-05-13 22:49:36 +0000119 li r1,0x0200
wdenk42d1f032003-10-15 23:53:47 +0000120 mtspr IVOR1,r1 /* 1: Machine check */
wdenk343117b2005-05-13 22:49:36 +0000121 li r1,0x0300
wdenk42d1f032003-10-15 23:53:47 +0000122 mtspr IVOR2,r1 /* 2: Data storage */
wdenk343117b2005-05-13 22:49:36 +0000123 li r1,0x0400
wdenk42d1f032003-10-15 23:53:47 +0000124 mtspr IVOR3,r1 /* 3: Instruction storage */
125 li r1,0x0500
126 mtspr IVOR4,r1 /* 4: External interrupt */
127 li r1,0x0600
128 mtspr IVOR5,r1 /* 5: Alignment */
129 li r1,0x0700
130 mtspr IVOR6,r1 /* 6: Program check */
131 li r1,0x0800
132 mtspr IVOR7,r1 /* 7: floating point unavailable */
wdenk343117b2005-05-13 22:49:36 +0000133 li r1,0x0900
wdenk42d1f032003-10-15 23:53:47 +0000134 mtspr IVOR8,r1 /* 8: System call */
135 /* 9: Auxiliary processor unavailable(unsupported) */
wdenk343117b2005-05-13 22:49:36 +0000136 li r1,0x0a00
wdenk42d1f032003-10-15 23:53:47 +0000137 mtspr IVOR10,r1 /* 10: Decrementer */
wdenk343117b2005-05-13 22:49:36 +0000138 li r1,0x0b00
139 mtspr IVOR11,r1 /* 11: Interval timer */
140 li r1,0x0c00
Wolfgang Denk3e0bc442005-08-04 01:24:19 +0200141 mtspr IVOR12,r1 /* 12: Watchdog timer */
142 li r1,0x0d00
wdenk42d1f032003-10-15 23:53:47 +0000143 mtspr IVOR13,r1 /* 13: Data TLB error */
wdenk343117b2005-05-13 22:49:36 +0000144 li r1,0x0e00
wdenk42d1f032003-10-15 23:53:47 +0000145 mtspr IVOR14,r1 /* 14: Instruction TLB error */
wdenk343117b2005-05-13 22:49:36 +0000146 li r1,0x0f00
wdenk42d1f032003-10-15 23:53:47 +0000147 mtspr IVOR15,r1 /* 15: Debug */
148
wdenk42d1f032003-10-15 23:53:47 +0000149 /* Clear and set up some registers. */
Kumar Gala87163182008-01-16 22:38:34 -0600150 li r0,0x0000
wdenk42d1f032003-10-15 23:53:47 +0000151 lis r1,0xffff
152 mtspr DEC,r0 /* prevent dec exceptions */
153 mttbl r0 /* prevent fit & wdt exceptions */
154 mttbu r0
155 mtspr TSR,r1 /* clear all timer exception status */
156 mtspr TCR,r0 /* disable all */
157 mtspr ESR,r0 /* clear exception syndrome register */
158 mtspr MCSR,r0 /* machine check syndrome register */
159 mtxer r0 /* clear integer exception register */
wdenk42d1f032003-10-15 23:53:47 +0000160
Scott Wooddcc87dd2009-08-20 17:45:05 -0500161#ifdef CONFIG_SYS_BOOK3E_HV
162 mtspr MAS8,r0 /* make sure MAS8 is clear */
163#endif
164
wdenk42d1f032003-10-15 23:53:47 +0000165 /* Enable Time Base and Select Time Base Clock */
wdenk0ac6f8b2004-07-09 23:27:13 +0000166 lis r0,HID0_EMCP@h /* Enable machine check */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500167#if defined(CONFIG_ENABLE_36BIT_PHYS)
Kumar Gala87163182008-01-16 22:38:34 -0600168 ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500169#endif
Kumar Gala1b3e4042009-03-19 09:16:10 -0500170#ifndef CONFIG_E500MC
Kumar Gala87163182008-01-16 22:38:34 -0600171 ori r0,r0,HID0_TBEN@l /* Enable Timebase */
Kumar Gala1b3e4042009-03-19 09:16:10 -0500172#endif
wdenk42d1f032003-10-15 23:53:47 +0000173 mtspr HID0,r0
wdenk42d1f032003-10-15 23:53:47 +0000174
Kumar Gala0f060c32008-10-23 01:47:38 -0500175#ifndef CONFIG_E500MC
Andy Fleming61a21e92007-08-14 01:34:21 -0500176 li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
wdenk42d1f032003-10-15 23:53:47 +0000177 mtspr HID1,r0
Kumar Gala0f060c32008-10-23 01:47:38 -0500178#endif
wdenk42d1f032003-10-15 23:53:47 +0000179
180 /* Enable Branch Prediction */
181#if defined(CONFIG_BTB)
182 li r0,0x201 /* BBFI = 1, BPEN = 1 */
183 mtspr BUCSR,r0
wdenk42d1f032003-10-15 23:53:47 +0000184#endif
185
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#if defined(CONFIG_SYS_INIT_DBCR)
wdenk42d1f032003-10-15 23:53:47 +0000187 lis r1,0xffff
188 ori r1,r1,0xffff
wdenk0ac6f8b2004-07-09 23:27:13 +0000189 mtspr DBSR,r1 /* Clear all status bits */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190 lis r0,CONFIG_SYS_INIT_DBCR@h /* DBCR0[IDM] must be set */
191 ori r0,r0,CONFIG_SYS_INIT_DBCR@l
wdenk0ac6f8b2004-07-09 23:27:13 +0000192 mtspr DBCR0,r0
wdenk42d1f032003-10-15 23:53:47 +0000193#endif
194
Haiying Wang22b6dbc2009-03-27 17:02:44 -0400195#ifdef CONFIG_MPC8569
196#define CONFIG_SYS_LBC_ADDR (CONFIG_SYS_CCSRBAR_DEFAULT + 0x5000)
197#define CONFIG_SYS_LBCR_ADDR (CONFIG_SYS_LBC_ADDR + 0xd0)
198
199 /* MPC8569 Rev.0 silcon needs to set bit 13 of LBCR to allow elBC to
200 * use address space which is more than 12bits, and it must be done in
201 * the 4K boot page. So we set this bit here.
202 */
203
204 /* create a temp mapping TLB0[0] for LBCR */
205 lis r6,FSL_BOOKE_MAS0(0, 0, 0)@h
206 ori r6,r6,FSL_BOOKE_MAS0(0, 0, 0)@l
207
208 lis r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@h
209 ori r7,r7,FSL_BOOKE_MAS1(1, 0, 0, 0, BOOKE_PAGESZ_4K)@l
210
211 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@h
212 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_LBC_ADDR, MAS2_I|MAS2_G)@l
213
214 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
215 (MAS3_SX|MAS3_SW|MAS3_SR))@h
216 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_LBC_ADDR, 0,
217 (MAS3_SX|MAS3_SW|MAS3_SR))@l
218
219 mtspr MAS0,r6
220 mtspr MAS1,r7
221 mtspr MAS2,r8
222 mtspr MAS3,r9
223 isync
224 msync
225 tlbwe
226
227 /* Set LBCR register */
228 lis r4,CONFIG_SYS_LBCR_ADDR@h
229 ori r4,r4,CONFIG_SYS_LBCR_ADDR@l
230
231 lis r5,CONFIG_SYS_LBC_LBCR@h
232 ori r5,r5,CONFIG_SYS_LBC_LBCR@l
233 stw r5,0(r4)
234 isync
235
236 /* invalidate this temp TLB */
237 lis r4,CONFIG_SYS_LBC_ADDR@h
238 ori r4,r4,CONFIG_SYS_LBC_ADDR@l
239 tlbivax 0,r4
240 isync
241
242#endif /* CONFIG_MPC8569 */
243
Kumar Gala87163182008-01-16 22:38:34 -0600244 lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h
245 ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
246
Mingkai Hu7da53352009-09-11 14:19:10 +0800247#ifndef CONFIG_SYS_RAMBOOT
248 /* create a temp mapping in AS=1 to the 4M boot window */
Dave Liuf51f07e2008-12-16 12:09:27 +0800249 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@h
250 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_4M)@l
Kumar Gala87163182008-01-16 22:38:34 -0600251
Dave Liuf51f07e2008-12-16 12:09:27 +0800252 lis r8,FSL_BOOKE_MAS2(TEXT_BASE & 0xffc00000, (MAS2_I|MAS2_G))@h
253 ori r8,r8,FSL_BOOKE_MAS2(TEXT_BASE & 0xffc00000, (MAS2_I|MAS2_G))@l
Kumar Gala87163182008-01-16 22:38:34 -0600254
Dave Liuf51f07e2008-12-16 12:09:27 +0800255 /* The 85xx has the default boot window 0xff800000 - 0xffffffff */
256 lis r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
257 ori r9,r9,FSL_BOOKE_MAS3(0xffc00000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
Mingkai Hu7da53352009-09-11 14:19:10 +0800258#else
259 /*
260 * create a temp mapping in AS=1 to the 1M TEXT_BASE space, the main
261 * image has been relocated to TEXT_BASE on the second stage.
262 */
263 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@h
264 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_1M)@l
265
266 lis r8,FSL_BOOKE_MAS2(TEXT_BASE, (MAS2_I|MAS2_G))@h
267 ori r8,r8,FSL_BOOKE_MAS2(TEXT_BASE, (MAS2_I|MAS2_G))@l
268
269 lis r9,FSL_BOOKE_MAS3(TEXT_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
270 ori r9,r9,FSL_BOOKE_MAS3(TEXT_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
271#endif
Kumar Gala87163182008-01-16 22:38:34 -0600272
273 mtspr MAS0,r6
274 mtspr MAS1,r7
275 mtspr MAS2,r8
276 mtspr MAS3,r9
277 isync
278 msync
279 tlbwe
280
281 /* create a temp mapping in AS=1 to the stack */
282 lis r6,FSL_BOOKE_MAS0(1, 14, 0)@h
283 ori r6,r6,FSL_BOOKE_MAS0(1, 14, 0)@l
284
285 lis r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@h
286 ori r7,r7,FSL_BOOKE_MAS1(1, 1, 0, 1, BOOKE_PAGESZ_16K)@l
287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288 lis r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@h
289 ori r8,r8,FSL_BOOKE_MAS2(CONFIG_SYS_INIT_RAM_ADDR, 0)@l
Kumar Gala87163182008-01-16 22:38:34 -0600290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291 lis r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@h
292 ori r9,r9,FSL_BOOKE_MAS3(CONFIG_SYS_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))@l
Kumar Gala87163182008-01-16 22:38:34 -0600293
294 mtspr MAS0,r6
295 mtspr MAS1,r7
296 mtspr MAS2,r8
297 mtspr MAS3,r9
298 isync
299 msync
300 tlbwe
301
Scott Wood1b72dbe2009-08-20 17:44:20 -0500302 lis r6,MSR_IS|MSR_DS@h
303 ori r6,r6,MSR_IS|MSR_DS@l
Kumar Gala87163182008-01-16 22:38:34 -0600304 lis r7,switch_as@h
305 ori r7,r7,switch_as@l
306
307 mtspr SPRN_SRR0,r7
308 mtspr SPRN_SRR1,r6
309 rfi
310
311switch_as:
Andy Fleming61a21e92007-08-14 01:34:21 -0500312/* L1 DCache is used for initial RAM */
313
wdenk42d1f032003-10-15 23:53:47 +0000314 /* Allocate Initial RAM in data cache.
315 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
317 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
Kumar Galab009f3e2008-01-08 01:22:21 -0600318 mfspr r2, L1CFG0
319 andi. r2, r2, 0x1ff
320 /* cache size * 1024 / (2 * L1 line size) */
321 slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT)
wdenk343117b2005-05-13 22:49:36 +0000322 mtctr r2
Andy Fleming61a21e92007-08-14 01:34:21 -0500323 li r0,0
wdenk42d1f032003-10-15 23:53:47 +00003241:
Andy Fleming61a21e92007-08-14 01:34:21 -0500325 dcbz r0,r3
326 dcbtls 0,r0,r3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk343117b2005-05-13 22:49:36 +0000328 bdnz 1b
wdenk42d1f032003-10-15 23:53:47 +0000329
Kumar Gala3db0bef2007-08-07 18:07:27 -0500330 /* Jump out the last 4K page and continue to 'normal' start */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#ifdef CONFIG_SYS_RAMBOOT
Kumar Gala3db0bef2007-08-07 18:07:27 -0500332 b _start_cont
333#else
wdenk343117b2005-05-13 22:49:36 +0000334 /* Calculate absolute address in FLASH and jump there */
wdenk42d1f032003-10-15 23:53:47 +0000335 /*--------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336 lis r3,CONFIG_SYS_MONITOR_BASE@h
337 ori r3,r3,CONFIG_SYS_MONITOR_BASE@l
Kumar Gala3db0bef2007-08-07 18:07:27 -0500338 addi r3,r3,_start_cont - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +0000339 mtlr r3
urwithsughosh@gmail.com1e701e72007-09-24 13:36:01 -0400340 blr
Kumar Gala3db0bef2007-08-07 18:07:27 -0500341#endif
wdenk42d1f032003-10-15 23:53:47 +0000342
Kumar Gala3db0bef2007-08-07 18:07:27 -0500343 .text
344 .globl _start
345_start:
346 .long 0x27051956 /* U-BOOT Magic Number */
347 .globl version_string
348version_string:
349 .ascii U_BOOT_VERSION
Peter Tyser561858e2008-11-03 09:30:59 -0600350 .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
Kumar Gala3db0bef2007-08-07 18:07:27 -0500351 .ascii CONFIG_IDENT_STRING, "\0"
352
353 .align 4
354 .globl _start_cont
355_start_cont:
wdenk42d1f032003-10-15 23:53:47 +0000356 /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357 lis r1,CONFIG_SYS_INIT_RAM_ADDR@h
358 ori r1,r1,CONFIG_SYS_INIT_SP_OFFSET@l
wdenk42d1f032003-10-15 23:53:47 +0000359
360 li r0,0
361 stwu r0,-4(r1)
362 stwu r0,-4(r1) /* Terminate call chain */
363
364 stwu r1,-8(r1) /* Save back chain and move SP */
365 lis r0,RESET_VECTOR@h /* Address of reset vector */
Andy Fleming61a21e92007-08-14 01:34:21 -0500366 ori r0,r0,RESET_VECTOR@l
wdenk42d1f032003-10-15 23:53:47 +0000367 stwu r1,-8(r1) /* Save back chain and move SP */
368 stw r0,+12(r1) /* Save return addr (underflow vect) */
369
370 GET_GOT
Kumar Gala87163182008-01-16 22:38:34 -0600371 bl cpu_init_early_f
372
373 /* switch back to AS = 0 */
374 lis r3,(MSR_CE|MSR_ME|MSR_DE)@h
375 ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
376 mtmsr r3
377 isync
378
wdenk42d1f032003-10-15 23:53:47 +0000379 bl cpu_init_f
wdenk42d1f032003-10-15 23:53:47 +0000380 bl board_init_f
wdenk0ac6f8b2004-07-09 23:27:13 +0000381 isync
wdenk42d1f032003-10-15 23:53:47 +0000382
Mingkai Hu7da53352009-09-11 14:19:10 +0800383#ifndef CONFIG_NAND_SPL
Andy Fleming61a21e92007-08-14 01:34:21 -0500384 . = EXC_OFF_SYS_RESET
wdenk42d1f032003-10-15 23:53:47 +0000385 .globl _start_of_vectors
386_start_of_vectors:
Andy Fleming61a21e92007-08-14 01:34:21 -0500387
wdenk42d1f032003-10-15 23:53:47 +0000388/* Critical input. */
Andy Fleming61a21e92007-08-14 01:34:21 -0500389 CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
390
391/* Machine check */
392 MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
wdenk42d1f032003-10-15 23:53:47 +0000393
394/* Data Storage exception. */
395 STD_EXCEPTION(0x0300, DataStorage, UnknownException)
396
397/* Instruction Storage exception. */
398 STD_EXCEPTION(0x0400, InstStorage, UnknownException)
399
400/* External Interrupt exception. */
Andy Fleming61a21e92007-08-14 01:34:21 -0500401 STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
wdenk42d1f032003-10-15 23:53:47 +0000402
403/* Alignment exception. */
404 . = 0x0600
405Alignment:
Rafal Jaworowski02032e82007-06-22 14:58:04 +0200406 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk42d1f032003-10-15 23:53:47 +0000407 mfspr r4,DAR
408 stw r4,_DAR(r21)
409 mfspr r5,DSISR
410 stw r5,_DSISR(r21)
411 addi r3,r1,STACK_FRAME_OVERHEAD
412 li r20,MSR_KERNEL
413 rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
414 lwz r6,GOT(transfer_to_handler)
415 mtlr r6
416 blrl
417.L_Alignment:
Andy Fleming61a21e92007-08-14 01:34:21 -0500418 .long AlignmentException - _start + _START_OFFSET
419 .long int_return - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000420
421/* Program check exception */
422 . = 0x0700
423ProgramCheck:
Rafal Jaworowski02032e82007-06-22 14:58:04 +0200424 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk42d1f032003-10-15 23:53:47 +0000425 addi r3,r1,STACK_FRAME_OVERHEAD
426 li r20,MSR_KERNEL
427 rlwimi r20,r23,0,16,16 /* copy EE bit from saved MSR */
428 lwz r6,GOT(transfer_to_handler)
429 mtlr r6
430 blrl
431.L_ProgramCheck:
Andy Fleming61a21e92007-08-14 01:34:21 -0500432 .long ProgramCheckException - _start + _START_OFFSET
433 .long int_return - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000434
435 /* No FPU on MPC85xx. This exception is not supposed to happen.
436 */
437 STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000438
wdenk343117b2005-05-13 22:49:36 +0000439 . = 0x0900
wdenk42d1f032003-10-15 23:53:47 +0000440/*
441 * r0 - SYSCALL number
442 * r3-... arguments
443 */
444SystemCall:
Andy Fleming61a21e92007-08-14 01:34:21 -0500445 addis r11,r0,0 /* get functions table addr */
446 ori r11,r11,0 /* Note: this code is patched in trap_init */
447 addis r12,r0,0 /* get number of functions */
wdenk343117b2005-05-13 22:49:36 +0000448 ori r12,r12,0
wdenk42d1f032003-10-15 23:53:47 +0000449
Andy Fleming61a21e92007-08-14 01:34:21 -0500450 cmplw 0,r0,r12
wdenk343117b2005-05-13 22:49:36 +0000451 bge 1f
wdenk42d1f032003-10-15 23:53:47 +0000452
Andy Fleming61a21e92007-08-14 01:34:21 -0500453 rlwinm r0,r0,2,0,31 /* fn_addr = fn_tbl[r0] */
wdenk343117b2005-05-13 22:49:36 +0000454 add r11,r11,r0
455 lwz r11,0(r11)
wdenk42d1f032003-10-15 23:53:47 +0000456
Andy Fleming61a21e92007-08-14 01:34:21 -0500457 li r20,0xd00-4 /* Get stack pointer */
wdenk343117b2005-05-13 22:49:36 +0000458 lwz r12,0(r20)
Andy Fleming61a21e92007-08-14 01:34:21 -0500459 subi r12,r12,12 /* Adjust stack pointer */
wdenk343117b2005-05-13 22:49:36 +0000460 li r0,0xc00+_end_back-SystemCall
Andy Fleming61a21e92007-08-14 01:34:21 -0500461 cmplw 0,r0,r12 /* Check stack overflow */
wdenk343117b2005-05-13 22:49:36 +0000462 bgt 1f
463 stw r12,0(r20)
wdenk42d1f032003-10-15 23:53:47 +0000464
wdenk343117b2005-05-13 22:49:36 +0000465 mflr r0
466 stw r0,0(r12)
467 mfspr r0,SRR0
468 stw r0,4(r12)
469 mfspr r0,SRR1
470 stw r0,8(r12)
wdenk42d1f032003-10-15 23:53:47 +0000471
wdenk343117b2005-05-13 22:49:36 +0000472 li r12,0xc00+_back-SystemCall
473 mtlr r12
474 mtspr SRR0,r11
wdenk42d1f032003-10-15 23:53:47 +0000475
wdenk343117b2005-05-13 22:49:36 +00004761: SYNC
wdenk42d1f032003-10-15 23:53:47 +0000477 rfi
478_back:
479
wdenk343117b2005-05-13 22:49:36 +0000480 mfmsr r11 /* Disable interrupts */
481 li r12,0
482 ori r12,r12,MSR_EE
483 andc r11,r11,r12
484 SYNC /* Some chip revs need this... */
485 mtmsr r11
wdenk42d1f032003-10-15 23:53:47 +0000486 SYNC
487
wdenk343117b2005-05-13 22:49:36 +0000488 li r12,0xd00-4 /* restore regs */
489 lwz r12,0(r12)
wdenk42d1f032003-10-15 23:53:47 +0000490
wdenk343117b2005-05-13 22:49:36 +0000491 lwz r11,0(r12)
492 mtlr r11
493 lwz r11,4(r12)
494 mtspr SRR0,r11
495 lwz r11,8(r12)
496 mtspr SRR1,r11
wdenk42d1f032003-10-15 23:53:47 +0000497
wdenk343117b2005-05-13 22:49:36 +0000498 addi r12,r12,12 /* Adjust stack pointer */
499 li r20,0xd00-4
500 stw r12,0(r20)
wdenk42d1f032003-10-15 23:53:47 +0000501
502 SYNC
503 rfi
504_end_back:
505
wdenk343117b2005-05-13 22:49:36 +0000506 STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
507 STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
508 STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000509
wdenk343117b2005-05-13 22:49:36 +0000510 STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
511 STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
wdenk42d1f032003-10-15 23:53:47 +0000512
wdenk343117b2005-05-13 22:49:36 +0000513 CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
wdenk42d1f032003-10-15 23:53:47 +0000514
wdenk343117b2005-05-13 22:49:36 +0000515 .globl _end_of_vectors
wdenk42d1f032003-10-15 23:53:47 +0000516_end_of_vectors:
517
518
Andy Fleming61a21e92007-08-14 01:34:21 -0500519 . = . + (0x100 - ( . & 0xff )) /* align for debug */
wdenk42d1f032003-10-15 23:53:47 +0000520
521/*
522 * This code finishes saving the registers to the exception frame
523 * and jumps to the appropriate handler for the exception.
524 * Register r21 is pointer into trap frame, r1 has new stack pointer.
525 */
526 .globl transfer_to_handler
527transfer_to_handler:
528 stw r22,_NIP(r21)
529 lis r22,MSR_POW@h
530 andc r23,r23,r22
531 stw r23,_MSR(r21)
532 SAVE_GPR(7, r21)
533 SAVE_4GPRS(8, r21)
534 SAVE_8GPRS(12, r21)
535 SAVE_8GPRS(24, r21)
536
537 mflr r23
538 andi. r24,r23,0x3f00 /* get vector offset */
539 stw r24,TRAP(r21)
540 li r22,0
541 stw r22,RESULT(r21)
542 mtspr SPRG2,r22 /* r1 is now kernel sp */
543
544 lwz r24,0(r23) /* virtual address of handler */
545 lwz r23,4(r23) /* where to go when done */
546 mtspr SRR0,r24
547 mtspr SRR1,r20
548 mtlr r23
549 SYNC
550 rfi /* jump to handler, enable MMU */
551
552int_return:
553 mfmsr r28 /* Disable interrupts */
554 li r4,0
555 ori r4,r4,MSR_EE
556 andc r28,r28,r4
557 SYNC /* Some chip revs need this... */
558 mtmsr r28
559 SYNC
560 lwz r2,_CTR(r1)
561 lwz r0,_LINK(r1)
562 mtctr r2
563 mtlr r0
564 lwz r2,_XER(r1)
565 lwz r0,_CCR(r1)
566 mtspr XER,r2
567 mtcrf 0xFF,r0
568 REST_10GPRS(3, r1)
569 REST_10GPRS(13, r1)
570 REST_8GPRS(23, r1)
571 REST_GPR(31, r1)
572 lwz r2,_NIP(r1) /* Restore environment */
573 lwz r0,_MSR(r1)
574 mtspr SRR0,r2
575 mtspr SRR1,r0
576 lwz r0,GPR0(r1)
577 lwz r2,GPR2(r1)
578 lwz r1,GPR1(r1)
579 SYNC
580 rfi
581
582crit_return:
583 mfmsr r28 /* Disable interrupts */
584 li r4,0
585 ori r4,r4,MSR_EE
586 andc r28,r28,r4
587 SYNC /* Some chip revs need this... */
588 mtmsr r28
589 SYNC
590 lwz r2,_CTR(r1)
591 lwz r0,_LINK(r1)
592 mtctr r2
593 mtlr r0
594 lwz r2,_XER(r1)
595 lwz r0,_CCR(r1)
596 mtspr XER,r2
597 mtcrf 0xFF,r0
598 REST_10GPRS(3, r1)
599 REST_10GPRS(13, r1)
600 REST_8GPRS(23, r1)
601 REST_GPR(31, r1)
602 lwz r2,_NIP(r1) /* Restore environment */
603 lwz r0,_MSR(r1)
Andy Fleming61a21e92007-08-14 01:34:21 -0500604 mtspr SPRN_CSRR0,r2
605 mtspr SPRN_CSRR1,r0
wdenk42d1f032003-10-15 23:53:47 +0000606 lwz r0,GPR0(r1)
607 lwz r2,GPR2(r1)
608 lwz r1,GPR1(r1)
609 SYNC
610 rfci
611
Andy Fleming61a21e92007-08-14 01:34:21 -0500612mck_return:
613 mfmsr r28 /* Disable interrupts */
614 li r4,0
615 ori r4,r4,MSR_EE
616 andc r28,r28,r4
617 SYNC /* Some chip revs need this... */
618 mtmsr r28
619 SYNC
620 lwz r2,_CTR(r1)
621 lwz r0,_LINK(r1)
622 mtctr r2
623 mtlr r0
624 lwz r2,_XER(r1)
625 lwz r0,_CCR(r1)
626 mtspr XER,r2
627 mtcrf 0xFF,r0
628 REST_10GPRS(3, r1)
629 REST_10GPRS(13, r1)
630 REST_8GPRS(23, r1)
631 REST_GPR(31, r1)
632 lwz r2,_NIP(r1) /* Restore environment */
633 lwz r0,_MSR(r1)
634 mtspr SPRN_MCSRR0,r2
635 mtspr SPRN_MCSRR1,r0
636 lwz r0,GPR0(r1)
637 lwz r2,GPR2(r1)
638 lwz r1,GPR1(r1)
639 SYNC
640 rfmci
641
wdenk42d1f032003-10-15 23:53:47 +0000642/* Cache functions.
643*/
Kumar Gala54e091d2008-09-22 14:11:10 -0500644.globl invalidate_icache
wdenk42d1f032003-10-15 23:53:47 +0000645invalidate_icache:
646 mfspr r0,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500647 ori r0,r0,L1CSR1_ICFI
648 msync
649 isync
wdenk42d1f032003-10-15 23:53:47 +0000650 mtspr L1CSR1,r0
651 isync
Andy Fleming61a21e92007-08-14 01:34:21 -0500652 blr /* entire I cache */
wdenk42d1f032003-10-15 23:53:47 +0000653
Kumar Gala54e091d2008-09-22 14:11:10 -0500654.globl invalidate_dcache
wdenk42d1f032003-10-15 23:53:47 +0000655invalidate_dcache:
656 mfspr r0,L1CSR0
Andy Fleming61a21e92007-08-14 01:34:21 -0500657 ori r0,r0,L1CSR0_DCFI
wdenk42d1f032003-10-15 23:53:47 +0000658 msync
659 isync
660 mtspr L1CSR0,r0
661 isync
662 blr
663
664 .globl icache_enable
665icache_enable:
666 mflr r8
667 bl invalidate_icache
668 mtlr r8
669 isync
670 mfspr r4,L1CSR1
671 ori r4,r4,0x0001
672 oris r4,r4,0x0001
673 mtspr L1CSR1,r4
674 isync
675 blr
676
677 .globl icache_disable
678icache_disable:
679 mfspr r0,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500680 lis r3,0
681 ori r3,r3,L1CSR1_ICE
682 andc r0,r0,r3
wdenk42d1f032003-10-15 23:53:47 +0000683 mtspr L1CSR1,r0
684 isync
685 blr
686
687 .globl icache_status
688icache_status:
689 mfspr r3,L1CSR1
Andy Fleming61a21e92007-08-14 01:34:21 -0500690 andi. r3,r3,L1CSR1_ICE
wdenk42d1f032003-10-15 23:53:47 +0000691 blr
692
693 .globl dcache_enable
694dcache_enable:
695 mflr r8
696 bl invalidate_dcache
697 mtlr r8
698 isync
699 mfspr r0,L1CSR0
700 ori r0,r0,0x0001
701 oris r0,r0,0x0001
702 msync
703 isync
704 mtspr L1CSR0,r0
705 isync
706 blr
707
708 .globl dcache_disable
709dcache_disable:
Andy Fleming61a21e92007-08-14 01:34:21 -0500710 mfspr r3,L1CSR0
711 lis r4,0
712 ori r4,r4,L1CSR0_DCE
713 andc r3,r3,r4
wdenk42d1f032003-10-15 23:53:47 +0000714 mtspr L1CSR0,r0
715 isync
716 blr
717
718 .globl dcache_status
719dcache_status:
720 mfspr r3,L1CSR0
Andy Fleming61a21e92007-08-14 01:34:21 -0500721 andi. r3,r3,L1CSR0_DCE
wdenk42d1f032003-10-15 23:53:47 +0000722 blr
723
724 .globl get_pir
725get_pir:
Andy Fleming61a21e92007-08-14 01:34:21 -0500726 mfspr r3,PIR
wdenk42d1f032003-10-15 23:53:47 +0000727 blr
728
729 .globl get_pvr
730get_pvr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500731 mfspr r3,PVR
wdenk42d1f032003-10-15 23:53:47 +0000732 blr
733
wdenk97d80fc2004-06-09 00:34:46 +0000734 .globl get_svr
735get_svr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500736 mfspr r3,SVR
wdenk97d80fc2004-06-09 00:34:46 +0000737 blr
738
wdenk42d1f032003-10-15 23:53:47 +0000739 .globl wr_tcr
740wr_tcr:
Andy Fleming61a21e92007-08-14 01:34:21 -0500741 mtspr TCR,r3
wdenk42d1f032003-10-15 23:53:47 +0000742 blr
743
744/*------------------------------------------------------------------------------- */
745/* Function: in8 */
746/* Description: Input 8 bits */
747/*------------------------------------------------------------------------------- */
748 .globl in8
749in8:
750 lbz r3,0x0000(r3)
751 blr
752
753/*------------------------------------------------------------------------------- */
754/* Function: out8 */
755/* Description: Output 8 bits */
756/*------------------------------------------------------------------------------- */
757 .globl out8
758out8:
759 stb r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500760 sync
wdenk42d1f032003-10-15 23:53:47 +0000761 blr
762
763/*------------------------------------------------------------------------------- */
764/* Function: out16 */
765/* Description: Output 16 bits */
766/*------------------------------------------------------------------------------- */
767 .globl out16
768out16:
769 sth r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500770 sync
wdenk42d1f032003-10-15 23:53:47 +0000771 blr
772
773/*------------------------------------------------------------------------------- */
774/* Function: out16r */
775/* Description: Byte reverse and output 16 bits */
776/*------------------------------------------------------------------------------- */
777 .globl out16r
778out16r:
779 sthbrx r4,r0,r3
Ed Swarthout1487adb2007-09-26 16:35:54 -0500780 sync
wdenk42d1f032003-10-15 23:53:47 +0000781 blr
782
783/*------------------------------------------------------------------------------- */
784/* Function: out32 */
785/* Description: Output 32 bits */
786/*------------------------------------------------------------------------------- */
787 .globl out32
788out32:
789 stw r4,0x0000(r3)
Ed Swarthout1487adb2007-09-26 16:35:54 -0500790 sync
wdenk42d1f032003-10-15 23:53:47 +0000791 blr
792
793/*------------------------------------------------------------------------------- */
794/* Function: out32r */
795/* Description: Byte reverse and output 32 bits */
796/*------------------------------------------------------------------------------- */
797 .globl out32r
798out32r:
799 stwbrx r4,r0,r3
Ed Swarthout1487adb2007-09-26 16:35:54 -0500800 sync
wdenk42d1f032003-10-15 23:53:47 +0000801 blr
802
803/*------------------------------------------------------------------------------- */
804/* Function: in16 */
805/* Description: Input 16 bits */
806/*------------------------------------------------------------------------------- */
807 .globl in16
808in16:
809 lhz r3,0x0000(r3)
810 blr
811
812/*------------------------------------------------------------------------------- */
813/* Function: in16r */
814/* Description: Input 16 bits and byte reverse */
815/*------------------------------------------------------------------------------- */
816 .globl in16r
817in16r:
818 lhbrx r3,r0,r3
819 blr
820
821/*------------------------------------------------------------------------------- */
822/* Function: in32 */
823/* Description: Input 32 bits */
824/*------------------------------------------------------------------------------- */
825 .globl in32
826in32:
827 lwz 3,0x0000(3)
828 blr
829
830/*------------------------------------------------------------------------------- */
831/* Function: in32r */
832/* Description: Input 32 bits and byte reverse */
833/*------------------------------------------------------------------------------- */
834 .globl in32r
835in32r:
836 lwbrx r3,r0,r3
837 blr
Mingkai Hu7da53352009-09-11 14:19:10 +0800838#endif /* !CONFIG_NAND_SPL */
wdenk42d1f032003-10-15 23:53:47 +0000839
wdenk42d1f032003-10-15 23:53:47 +0000840/*------------------------------------------------------------------------------*/
841
842/*
Kumar Galad30f9042009-09-11 11:27:00 -0500843 * void write_tlb(mas0, mas1, mas2, mas3, mas7)
844 */
845 .globl write_tlb
846write_tlb:
847 mtspr MAS0,r3
848 mtspr MAS1,r4
849 mtspr MAS2,r5
850 mtspr MAS3,r6
851#ifdef CONFIG_ENABLE_36BIT_PHYS
852 mtspr MAS7,r7
853#endif
854 li r3,0
855#ifdef CONFIG_SYS_BOOK3E_HV
856 mtspr MAS8,r3
857#endif
858 isync
859 tlbwe
860 msync
861 isync
862 blr
863
864/*
wdenk42d1f032003-10-15 23:53:47 +0000865 * void relocate_code (addr_sp, gd, addr_moni)
866 *
867 * This "function" does not return, instead it continues in RAM
868 * after relocating the monitor code.
869 *
870 * r3 = dest
871 * r4 = src
872 * r5 = length in bytes
873 * r6 = cachelinesize
874 */
875 .globl relocate_code
876relocate_code:
Andy Fleming61a21e92007-08-14 01:34:21 -0500877 mr r1,r3 /* Set new stack pointer */
878 mr r9,r4 /* Save copy of Init Data pointer */
879 mr r10,r5 /* Save copy of Destination Address */
wdenk42d1f032003-10-15 23:53:47 +0000880
Andy Fleming61a21e92007-08-14 01:34:21 -0500881 mr r3,r5 /* Destination Address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200882 lis r4,CONFIG_SYS_MONITOR_BASE@h /* Source Address */
883 ori r4,r4,CONFIG_SYS_MONITOR_BASE@l
wdenk42d1f032003-10-15 23:53:47 +0000884 lwz r5,GOT(__init_end)
885 sub r5,r5,r4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200886 li r6,CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
wdenk42d1f032003-10-15 23:53:47 +0000887
888 /*
889 * Fix GOT pointer:
890 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200891 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
wdenk42d1f032003-10-15 23:53:47 +0000892 *
893 * Offset:
894 */
Andy Fleming61a21e92007-08-14 01:34:21 -0500895 sub r15,r10,r4
wdenk42d1f032003-10-15 23:53:47 +0000896
897 /* First our own GOT */
Andy Fleming61a21e92007-08-14 01:34:21 -0500898 add r14,r14,r15
wdenk42d1f032003-10-15 23:53:47 +0000899 /* the the one used by the C code */
Andy Fleming61a21e92007-08-14 01:34:21 -0500900 add r30,r30,r15
wdenk42d1f032003-10-15 23:53:47 +0000901
902 /*
903 * Now relocate code
904 */
905
906 cmplw cr1,r3,r4
907 addi r0,r5,3
908 srwi. r0,r0,2
909 beq cr1,4f /* In place copy is not necessary */
910 beq 7f /* Protect against 0 count */
911 mtctr r0
912 bge cr1,2f
913
914 la r8,-4(r4)
915 la r7,-4(r3)
9161: lwzu r0,4(r8)
917 stwu r0,4(r7)
918 bdnz 1b
919 b 4f
920
9212: slwi r0,r0,2
922 add r8,r4,r0
923 add r7,r3,r0
9243: lwzu r0,-4(r8)
925 stwu r0,-4(r7)
926 bdnz 3b
927
928/*
929 * Now flush the cache: note that we must start from a cache aligned
930 * address. Otherwise we might miss one cache line.
931 */
9324: cmpwi r6,0
933 add r5,r3,r5
934 beq 7f /* Always flush prefetch queue in any case */
935 subi r0,r6,1
936 andc r3,r3,r0
937 mr r4,r3
9385: dcbst 0,r4
939 add r4,r4,r6
940 cmplw r4,r5
941 blt 5b
942 sync /* Wait for all dcbst to complete on bus */
943 mr r4,r3
9446: icbi 0,r4
945 add r4,r4,r6
946 cmplw r4,r5
947 blt 6b
9487: sync /* Wait for all icbi to complete on bus */
949 isync
950
Wolfgang Denk7d314992005-10-05 00:00:54 +0200951 /*
952 * Re-point the IVPR at RAM
953 */
954 mtspr IVPR,r10
Wolfgang Denk99b0d282005-10-05 00:19:34 +0200955
wdenk42d1f032003-10-15 23:53:47 +0000956/*
957 * We are done. Do not return, instead branch to second part of board
958 * initialization, now running from RAM.
959 */
960
Andy Fleming61a21e92007-08-14 01:34:21 -0500961 addi r0,r10,in_ram - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +0000962 mtlr r0
963 blr /* NEVER RETURNS! */
Andy Fleming61a21e92007-08-14 01:34:21 -0500964 .globl in_ram
wdenk42d1f032003-10-15 23:53:47 +0000965in_ram:
966
967 /*
968 * Relocation Function, r14 point to got2+0x8000
969 *
970 * Adjust got2 pointers, no need to check for 0, this code
971 * already puts a few entries in the table.
972 */
973 li r0,__got2_entries@sectoff@l
974 la r3,GOT(_GOT2_TABLE_)
975 lwz r11,GOT(_GOT2_TABLE_)
976 mtctr r0
977 sub r11,r3,r11
978 addi r3,r3,-4
9791: lwzu r0,4(r3)
980 add r0,r0,r11
981 stw r0,0(r3)
982 bdnz 1b
983
984 /*
985 * Now adjust the fixups and the pointers to the fixups
986 * in case we need to move ourselves again.
987 */
9882: li r0,__fixup_entries@sectoff@l
989 lwz r3,GOT(_FIXUP_TABLE_)
990 cmpwi r0,0
991 mtctr r0
992 addi r3,r3,-4
993 beq 4f
9943: lwzu r4,4(r3)
995 lwzux r0,r4,r11
996 add r0,r0,r11
997 stw r10,0(r3)
998 stw r0,0(r4)
999 bdnz 3b
10004:
1001clear_bss:
1002 /*
1003 * Now clear BSS segment
1004 */
1005 lwz r3,GOT(__bss_start)
1006 lwz r4,GOT(_end)
1007
Andy Fleming61a21e92007-08-14 01:34:21 -05001008 cmplw 0,r3,r4
wdenk42d1f032003-10-15 23:53:47 +00001009 beq 6f
1010
Andy Fleming61a21e92007-08-14 01:34:21 -05001011 li r0,0
wdenk42d1f032003-10-15 23:53:47 +000010125:
Andy Fleming61a21e92007-08-14 01:34:21 -05001013 stw r0,0(r3)
1014 addi r3,r3,4
1015 cmplw 0,r3,r4
wdenk42d1f032003-10-15 23:53:47 +00001016 bne 5b
10176:
1018
Andy Fleming61a21e92007-08-14 01:34:21 -05001019 mr r3,r9 /* Init Data pointer */
1020 mr r4,r10 /* Destination Address */
wdenk42d1f032003-10-15 23:53:47 +00001021 bl board_init_r
1022
Mingkai Hu7da53352009-09-11 14:19:10 +08001023#ifndef CONFIG_NAND_SPL
wdenk42d1f032003-10-15 23:53:47 +00001024 /*
1025 * Copy exception vector code to low memory
1026 *
1027 * r3: dest_addr
1028 * r7: source address, r8: end address, r9: target address
1029 */
wdenk343117b2005-05-13 22:49:36 +00001030 .globl trap_init
wdenk42d1f032003-10-15 23:53:47 +00001031trap_init:
Andy Fleming61a21e92007-08-14 01:34:21 -05001032 lwz r7,GOT(_start_of_vectors)
1033 lwz r8,GOT(_end_of_vectors)
wdenk42d1f032003-10-15 23:53:47 +00001034
Andy Fleming61a21e92007-08-14 01:34:21 -05001035 li r9,0x100 /* reset vector always at 0x100 */
wdenk42d1f032003-10-15 23:53:47 +00001036
Andy Fleming61a21e92007-08-14 01:34:21 -05001037 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001038 bgelr /* return if r7>=r8 - just in case */
wdenk42d1f032003-10-15 23:53:47 +00001039
wdenk343117b2005-05-13 22:49:36 +00001040 mflr r4 /* save link register */
wdenk42d1f032003-10-15 23:53:47 +000010411:
Andy Fleming61a21e92007-08-14 01:34:21 -05001042 lwz r0,0(r7)
1043 stw r0,0(r9)
1044 addi r7,r7,4
1045 addi r9,r9,4
1046 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001047 bne 1b
wdenk42d1f032003-10-15 23:53:47 +00001048
1049 /*
1050 * relocate `hdlr' and `int_return' entries
1051 */
Andy Fleming61a21e92007-08-14 01:34:21 -05001052 li r7,.L_CriticalInput - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001053 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001054 li r7,.L_MachineCheck - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001055 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001056 li r7,.L_DataStorage - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001057 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001058 li r7,.L_InstStorage - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001059 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001060 li r7,.L_ExtInterrupt - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001061 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001062 li r7,.L_Alignment - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001063 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001064 li r7,.L_ProgramCheck - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001065 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001066 li r7,.L_FPUnavailable - _start + _START_OFFSET
wdenk343117b2005-05-13 22:49:36 +00001067 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001068 li r7,.L_Decrementer - _start + _START_OFFSET
1069 bl trap_reloc
1070 li r7,.L_IntervalTimer - _start + _START_OFFSET
1071 li r8,_end_of_vectors - _start + _START_OFFSET
wdenk42d1f032003-10-15 23:53:47 +000010722:
wdenk343117b2005-05-13 22:49:36 +00001073 bl trap_reloc
Andy Fleming61a21e92007-08-14 01:34:21 -05001074 addi r7,r7,0x100 /* next exception vector */
1075 cmplw 0,r7,r8
wdenk343117b2005-05-13 22:49:36 +00001076 blt 2b
wdenk42d1f032003-10-15 23:53:47 +00001077
wdenk343117b2005-05-13 22:49:36 +00001078 lis r7,0x0
Andy Fleming61a21e92007-08-14 01:34:21 -05001079 mtspr IVPR,r7
wdenk42d1f032003-10-15 23:53:47 +00001080
wdenk343117b2005-05-13 22:49:36 +00001081 mtlr r4 /* restore link register */
wdenk42d1f032003-10-15 23:53:47 +00001082 blr
1083
1084 /*
1085 * Function: relocate entries for one exception vector
1086 */
1087trap_reloc:
Andy Fleming61a21e92007-08-14 01:34:21 -05001088 lwz r0,0(r7) /* hdlr ... */
1089 add r0,r0,r3 /* ... += dest_addr */
1090 stw r0,0(r7)
wdenk42d1f032003-10-15 23:53:47 +00001091
Andy Fleming61a21e92007-08-14 01:34:21 -05001092 lwz r0,4(r7) /* int_return ... */
1093 add r0,r0,r3 /* ... += dest_addr */
1094 stw r0,4(r7)
wdenk42d1f032003-10-15 23:53:47 +00001095
1096 blr
1097
wdenk42d1f032003-10-15 23:53:47 +00001098.globl unlock_ram_in_cache
1099unlock_ram_in_cache:
1100 /* invalidate the INIT_RAM section */
Kumar Galaa38a5b62008-10-23 01:47:37 -05001101 lis r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h
1102 ori r3,r3,(CONFIG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l
Kumar Galab009f3e2008-01-08 01:22:21 -06001103 mfspr r4,L1CFG0
1104 andi. r4,r4,0x1ff
1105 slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
Andy Fleming61a21e92007-08-14 01:34:21 -05001106 mtctr r4
Kumar Gala2b22fa42008-02-27 16:30:47 -060011071: dcbi r0,r3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001108 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk42d1f032003-10-15 23:53:47 +00001109 bdnz 1b
Kumar Gala2b22fa42008-02-27 16:30:47 -06001110 sync
Andy Fleming21fae8b2008-02-27 14:29:58 -06001111
1112 /* Invalidate the TLB entries for the cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +02001113 lis r3,CONFIG_SYS_INIT_RAM_ADDR@h
1114 ori r3,r3,CONFIG_SYS_INIT_RAM_ADDR@l
Andy Fleming21fae8b2008-02-27 14:29:58 -06001115 tlbivax 0,r3
1116 addi r3,r3,0x1000
1117 tlbivax 0,r3
1118 addi r3,r3,0x1000
1119 tlbivax 0,r3
1120 addi r3,r3,0x1000
1121 tlbivax 0,r3
wdenk42d1f032003-10-15 23:53:47 +00001122 isync
1123 blr
Kumar Gala54e091d2008-09-22 14:11:10 -05001124
1125.globl flush_dcache
1126flush_dcache:
1127 mfspr r3,SPRN_L1CFG0
1128
1129 rlwinm r5,r3,9,3 /* Extract cache block size */
1130 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1131 * are currently defined.
1132 */
1133 li r4,32
1134 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1135 * log2(number of ways)
1136 */
1137 slw r5,r4,r5 /* r5 = cache block size */
1138
1139 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1140 mulli r7,r7,13 /* An 8-way cache will require 13
1141 * loads per set.
1142 */
1143 slw r7,r7,r6
1144
1145 /* save off HID0 and set DCFA */
1146 mfspr r8,SPRN_HID0
1147 ori r9,r8,HID0_DCFA@l
1148 mtspr SPRN_HID0,r9
1149 isync
1150
1151 lis r4,0
1152 mtctr r7
1153
11541: lwz r3,0(r4) /* Load... */
1155 add r4,r4,r5
1156 bdnz 1b
1157
1158 msync
1159 lis r4,0
1160 mtctr r7
1161
11621: dcbf 0,r4 /* ...and flush. */
1163 add r4,r4,r5
1164 bdnz 1b
1165
1166 /* restore HID0 */
1167 mtspr SPRN_HID0,r8
1168 isync
1169
1170 blr
Kumar Gala26f4cdba2009-08-14 13:37:54 -05001171
1172.globl setup_ivors
1173setup_ivors:
1174
1175#include "fixed_ivor.S"
1176 blr
Mingkai Hu7da53352009-09-11 14:19:10 +08001177#endif /* !CONFIG_NAND_SPL */