blob: 4568aa1df59ba55b49c60b4d50439c9c988f9814 [file] [log] [blame]
Andy Fleming67431052007-04-23 02:54:25 -05001/*
2 * Copyright 2007 Freescale Semiconductor.
3 *
4 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <pci.h>
27#include <asm/processor.h>
28#include <asm/immap_85xx.h>
Haiying Wang1563f562007-11-14 15:52:06 -050029#include <asm/immap_fsl_pci.h>
Jon Loeligera30a5492008-03-04 10:03:03 -060030#include <spd_sdram.h>
Haiying Wangc59e4092007-06-19 14:18:34 -040031#include <i2c.h>
Andy Flemingda9d4612007-08-14 00:14:25 -050032#include <ioports.h>
Kumar Galac4808612007-11-29 01:06:19 -060033#include <libfdt.h>
34#include <fdt_support.h>
Haiying Wang1563f562007-11-14 15:52:06 -050035
Andy Fleming67431052007-04-23 02:54:25 -050036#include "bcsr.h"
37
Andy Flemingda9d4612007-08-14 00:14:25 -050038const qe_iop_conf_t qe_iop_conf_tab[] = {
39 /* GETH1 */
40 {4, 10, 1, 0, 2}, /* TxD0 */
41 {4, 9, 1, 0, 2}, /* TxD1 */
42 {4, 8, 1, 0, 2}, /* TxD2 */
43 {4, 7, 1, 0, 2}, /* TxD3 */
44 {4, 23, 1, 0, 2}, /* TxD4 */
45 {4, 22, 1, 0, 2}, /* TxD5 */
46 {4, 21, 1, 0, 2}, /* TxD6 */
47 {4, 20, 1, 0, 2}, /* TxD7 */
48 {4, 15, 2, 0, 2}, /* RxD0 */
49 {4, 14, 2, 0, 2}, /* RxD1 */
50 {4, 13, 2, 0, 2}, /* RxD2 */
51 {4, 12, 2, 0, 2}, /* RxD3 */
52 {4, 29, 2, 0, 2}, /* RxD4 */
53 {4, 28, 2, 0, 2}, /* RxD5 */
54 {4, 27, 2, 0, 2}, /* RxD6 */
55 {4, 26, 2, 0, 2}, /* RxD7 */
56 {4, 11, 1, 0, 2}, /* TX_EN */
57 {4, 24, 1, 0, 2}, /* TX_ER */
58 {4, 16, 2, 0, 2}, /* RX_DV */
59 {4, 30, 2, 0, 2}, /* RX_ER */
60 {4, 17, 2, 0, 2}, /* RX_CLK */
61 {4, 19, 1, 0, 2}, /* GTX_CLK */
62 {1, 31, 2, 0, 3}, /* GTX125 */
63
64 /* GETH2 */
65 {5, 10, 1, 0, 2}, /* TxD0 */
66 {5, 9, 1, 0, 2}, /* TxD1 */
67 {5, 8, 1, 0, 2}, /* TxD2 */
68 {5, 7, 1, 0, 2}, /* TxD3 */
69 {5, 23, 1, 0, 2}, /* TxD4 */
70 {5, 22, 1, 0, 2}, /* TxD5 */
71 {5, 21, 1, 0, 2}, /* TxD6 */
72 {5, 20, 1, 0, 2}, /* TxD7 */
73 {5, 15, 2, 0, 2}, /* RxD0 */
74 {5, 14, 2, 0, 2}, /* RxD1 */
75 {5, 13, 2, 0, 2}, /* RxD2 */
76 {5, 12, 2, 0, 2}, /* RxD3 */
77 {5, 29, 2, 0, 2}, /* RxD4 */
78 {5, 28, 2, 0, 2}, /* RxD5 */
79 {5, 27, 2, 0, 3}, /* RxD6 */
80 {5, 26, 2, 0, 2}, /* RxD7 */
81 {5, 11, 1, 0, 2}, /* TX_EN */
82 {5, 24, 1, 0, 2}, /* TX_ER */
83 {5, 16, 2, 0, 2}, /* RX_DV */
84 {5, 30, 2, 0, 2}, /* RX_ER */
85 {5, 17, 2, 0, 2}, /* RX_CLK */
86 {5, 19, 1, 0, 2}, /* GTX_CLK */
87 {1, 31, 2, 0, 3}, /* GTX125 */
88 {4, 6, 3, 0, 2}, /* MDIO */
89 {4, 5, 1, 0, 2}, /* MDC */
Anton Vorontsov64d4bcb2007-10-22 19:58:19 +040090
91 /* UART1 */
92 {2, 0, 1, 0, 2}, /* UART_SOUT1 */
93 {2, 1, 1, 0, 2}, /* UART_RTS1 */
94 {2, 2, 2, 0, 2}, /* UART_CTS1 */
95 {2, 3, 2, 0, 2}, /* UART_SIN1 */
96
Andy Flemingda9d4612007-08-14 00:14:25 -050097 {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
98};
99
Andy Fleming67431052007-04-23 02:54:25 -0500100
101#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
102extern void ddr_enable_ecc(unsigned int dram_size);
103#endif
104
Andy Fleming67431052007-04-23 02:54:25 -0500105void local_bus_init(void);
106void sdram_init(void);
107
108int board_early_init_f (void)
109{
110 /*
111 * Initialize local bus.
112 */
113 local_bus_init ();
114
115 enable_8568mds_duart();
116 enable_8568mds_flash_write();
Anton Vorontsovad162242007-10-22 18:12:46 +0400117#if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2)
118 reset_8568mds_uccs();
119#endif
Andy Flemingda9d4612007-08-14 00:14:25 -0500120#if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
121 enable_8568mds_qe_mdio();
122#endif
Andy Fleming67431052007-04-23 02:54:25 -0500123
Haiying Wangc59e4092007-06-19 14:18:34 -0400124#ifdef CFG_I2C2_OFFSET
125 /* Enable I2C2_SCL and I2C2_SDA */
126 volatile struct par_io *port_c;
127 port_c = (struct par_io*)(CFG_IMMR + 0xe0140);
128 port_c->cpdir2 |= 0x0f000000;
129 port_c->cppar2 &= ~0x0f000000;
130 port_c->cppar2 |= 0x0a000000;
131#endif
132
Andy Fleming67431052007-04-23 02:54:25 -0500133 return 0;
134}
135
136int checkboard (void)
137{
138 printf ("Board: 8568 MDS\n");
139
140 return 0;
141}
142
143long int
144initdram(int board_type)
145{
146 long dram_size = 0;
Andy Fleming67431052007-04-23 02:54:25 -0500147
148 puts("Initializing\n");
149
150#if defined(CONFIG_DDR_DLL)
151 {
152 /*
153 * Work around to stabilize DDR DLL MSYNC_IN.
154 * Errata DDR9 seems to have been fixed.
155 * This is now the workaround for Errata DDR11:
156 * Override DLL = 1, Course Adj = 1, Tap Select = 0
157 */
158
Kumar Galaf59b55a2007-11-27 23:25:02 -0600159 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
Andy Fleming67431052007-04-23 02:54:25 -0500160
161 gur->ddrdllcr = 0x81000000;
162 asm("sync;isync;msync");
163 udelay(200);
164 }
165#endif
166 dram_size = spd_sdram();
167
168#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
169 /*
170 * Initialize and enable DDR ECC.
171 */
172 ddr_enable_ecc(dram_size);
173#endif
174 /*
175 * SDRAM Initialization
176 */
177 sdram_init();
178
179 puts(" DDR: ");
180 return dram_size;
181}
182
183/*
184 * Initialize Local Bus
185 */
186void
187local_bus_init(void)
188{
Kumar Galaf59b55a2007-11-27 23:25:02 -0600189 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
Kumar Gala04db4002007-11-29 02:10:09 -0600190 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
Andy Fleming67431052007-04-23 02:54:25 -0500191
192 uint clkdiv;
193 uint lbc_hz;
194 sys_info_t sysinfo;
195
196 get_sys_info(&sysinfo);
197 clkdiv = (lbc->lcrr & 0x0f) * 2;
198 lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
199
200 gur->lbiuiplldcr1 = 0x00078080;
201 if (clkdiv == 16) {
202 gur->lbiuiplldcr0 = 0x7c0f1bf0;
203 } else if (clkdiv == 8) {
204 gur->lbiuiplldcr0 = 0x6c0f1bf0;
205 } else if (clkdiv == 4) {
206 gur->lbiuiplldcr0 = 0x5c0f1bf0;
207 }
208
209 lbc->lcrr |= 0x00030000;
210
211 asm("sync;isync;msync");
212}
213
214/*
215 * Initialize SDRAM memory on the Local Bus.
216 */
217void
218sdram_init(void)
219{
220#if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM)
221
222 uint idx;
Kumar Gala04db4002007-11-29 02:10:09 -0600223 volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR);
Andy Fleming67431052007-04-23 02:54:25 -0500224 uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE;
225 uint lsdmr_common;
226
227 puts(" SDRAM: ");
228
229 print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
230
231 /*
232 * Setup SDRAM Base and Option Registers
233 */
234 lbc->or2 = CFG_OR2_PRELIM;
235 asm("msync");
236
237 lbc->br2 = CFG_BR2_PRELIM;
238 asm("msync");
239
240 lbc->lbcr = CFG_LBC_LBCR;
241 asm("msync");
242
243
244 lbc->lsrt = CFG_LBC_LSRT;
245 lbc->mrtpr = CFG_LBC_MRTPR;
246 asm("msync");
247
248 /*
249 * MPC8568 uses "new" 15-16 style addressing.
250 */
251 lsdmr_common = CFG_LBC_LSDMR_COMMON;
252 lsdmr_common |= CFG_LBC_LSDMR_BSMA1516;
253
254 /*
255 * Issue PRECHARGE ALL command.
256 */
257 lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL;
258 asm("sync;msync");
259 *sdram_addr = 0xff;
260 ppcDcbf((unsigned long) sdram_addr);
261 udelay(100);
262
263 /*
264 * Issue 8 AUTO REFRESH commands.
265 */
266 for (idx = 0; idx < 8; idx++) {
267 lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH;
268 asm("sync;msync");
269 *sdram_addr = 0xff;
270 ppcDcbf((unsigned long) sdram_addr);
271 udelay(100);
272 }
273
274 /*
275 * Issue 8 MODE-set command.
276 */
277 lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW;
278 asm("sync;msync");
279 *sdram_addr = 0xff;
280 ppcDcbf((unsigned long) sdram_addr);
281 udelay(100);
282
283 /*
284 * Issue NORMAL OP command.
285 */
286 lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL;
287 asm("sync;msync");
288 *sdram_addr = 0xff;
289 ppcDcbf((unsigned long) sdram_addr);
290 udelay(200); /* Overkill. Must wait > 200 bus cycles */
291
292#endif /* enable SDRAM init */
293}
294
295#if defined(CFG_DRAM_TEST)
296int
297testdram(void)
298{
299 uint *pstart = (uint *) CFG_MEMTEST_START;
300 uint *pend = (uint *) CFG_MEMTEST_END;
301 uint *p;
302
303 printf("Testing DRAM from 0x%08x to 0x%08x\n",
304 CFG_MEMTEST_START,
305 CFG_MEMTEST_END);
306
307 printf("DRAM test phase 1:\n");
308 for (p = pstart; p < pend; p++)
309 *p = 0xaaaaaaaa;
310
311 for (p = pstart; p < pend; p++) {
312 if (*p != 0xaaaaaaaa) {
313 printf ("DRAM test fails at: %08x\n", (uint) p);
314 return 1;
315 }
316 }
317
318 printf("DRAM test phase 2:\n");
319 for (p = pstart; p < pend; p++)
320 *p = 0x55555555;
321
322 for (p = pstart; p < pend; p++) {
323 if (*p != 0x55555555) {
324 printf ("DRAM test fails at: %08x\n", (uint) p);
325 return 1;
326 }
327 }
328
329 printf("DRAM test passed.\n");
330 return 0;
331}
332#endif
333
334#if defined(CONFIG_PCI)
335#ifndef CONFIG_PCI_PNP
336static struct pci_config_table pci_mpc8568mds_config_table[] = {
337 {
338 PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
339 pci_cfgfunc_config_device,
340 {PCI_ENET0_IOADDR,
341 PCI_ENET0_MEMADDR,
342 PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
343 },
344 {}
345};
346#endif
347
Haiying Wang1563f562007-11-14 15:52:06 -0500348static struct pci_controller pci1_hose = {
Andy Fleming67431052007-04-23 02:54:25 -0500349#ifndef CONFIG_PCI_PNP
Haiying Wangc59e4092007-06-19 14:18:34 -0400350 config_table: pci_mpc8568mds_config_table,
Andy Fleming67431052007-04-23 02:54:25 -0500351#endif
Andy Fleming67431052007-04-23 02:54:25 -0500352};
Andy Fleming67431052007-04-23 02:54:25 -0500353#endif /* CONFIG_PCI */
354
Haiying Wang1563f562007-11-14 15:52:06 -0500355#ifdef CONFIG_PCIE1
356static struct pci_controller pcie1_hose;
357#endif /* CONFIG_PCIE1 */
358
359int first_free_busno = 0;
360
Haiying Wangc59e4092007-06-19 14:18:34 -0400361/*
362 * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
363 */
364void
365pib_init(void)
366{
367 u8 val8, orig_i2c_bus;
368 /*
369 * Assign PIB PMC2/3 to PCI bus
370 */
371
372 /*switch temporarily to I2C bus #2 */
373 orig_i2c_bus = i2c_get_bus_num();
374 i2c_set_bus_num(1);
375
376 val8 = 0x00;
377 i2c_write(0x23, 0x6, 1, &val8, 1);
378 i2c_write(0x23, 0x7, 1, &val8, 1);
379 val8 = 0xff;
380 i2c_write(0x23, 0x2, 1, &val8, 1);
381 i2c_write(0x23, 0x3, 1, &val8, 1);
382
383 val8 = 0x00;
384 i2c_write(0x26, 0x6, 1, &val8, 1);
385 val8 = 0x34;
386 i2c_write(0x26, 0x7, 1, &val8, 1);
387 val8 = 0xf9;
388 i2c_write(0x26, 0x2, 1, &val8, 1);
389 val8 = 0xff;
390 i2c_write(0x26, 0x3, 1, &val8, 1);
391
392 val8 = 0x00;
393 i2c_write(0x27, 0x6, 1, &val8, 1);
394 i2c_write(0x27, 0x7, 1, &val8, 1);
395 val8 = 0xff;
396 i2c_write(0x27, 0x2, 1, &val8, 1);
397 val8 = 0xef;
398 i2c_write(0x27, 0x3, 1, &val8, 1);
399
400 asm("eieio");
401}
402
Haiying Wang1563f562007-11-14 15:52:06 -0500403#ifdef CONFIG_PCI
Andy Fleming67431052007-04-23 02:54:25 -0500404void
405pci_init_board(void)
406{
Haiying Wang1563f562007-11-14 15:52:06 -0500407 volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR);
408 uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
409 uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
410
411#ifdef CONFIG_PCI1
412{
Haiying Wangc59e4092007-06-19 14:18:34 -0400413 pib_init();
Haiying Wang1563f562007-11-14 15:52:06 -0500414
415 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR;
416 extern void fsl_pci_init(struct pci_controller *hose);
417 struct pci_controller *hose = &pci1_hose;
418
419 uint pci_32 = 1; /* PORDEVSR[15] */
420 uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
421 uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
422
423 uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6);
424
425 uint pci_speed = 66666000;
426
427 if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) {
428 printf (" PCI: %d bit, %s MHz, %s, %s, %s\n",
429 (pci_32) ? 32 : 64,
430 (pci_speed == 33333000) ? "33" :
431 (pci_speed == 66666000) ? "66" : "unknown",
432 pci_clk_sel ? "sync" : "async",
433 pci_agent ? "agent" : "host",
434 pci_arb ? "arbiter" : "external-arbiter"
435 );
436
437 /* inbound */
438 pci_set_region(hose->regions + 0,
439 CFG_PCI_MEMORY_BUS,
440 CFG_PCI_MEMORY_PHYS,
441 CFG_PCI_MEMORY_SIZE,
442 PCI_REGION_MEM | PCI_REGION_MEMORY);
443
444 /* outbound memory */
445 pci_set_region(hose->regions + 1,
446 CFG_PCI1_MEM_BASE,
447 CFG_PCI1_MEM_PHYS,
448 CFG_PCI1_MEM_SIZE,
449 PCI_REGION_MEM);
450
451 /* outbound io */
452 pci_set_region(hose->regions + 2,
453 CFG_PCI1_IO_BASE,
454 CFG_PCI1_IO_PHYS,
455 CFG_PCI1_IO_SIZE,
456 PCI_REGION_IO);
457
458 hose->region_count = 3;
459
460 hose->first_busno = first_free_busno;
461 pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
462
463 fsl_pci_init(hose);
464 first_free_busno = hose->last_busno+1;
465 printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
466 } else {
467 printf (" PCI: disabled\n");
468 }
469}
470#else
471 gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
472#endif
473
474#ifdef CONFIG_PCIE1
475{
476 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR;
477 extern void fsl_pci_init(struct pci_controller *hose);
478 struct pci_controller *hose = &pcie1_hose;
479 int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3);
480
481 int pcie_configured = io_sel >= 1;
482
483 if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){
484 printf ("\n PCIE connected to slot as %s (base address %x)",
485 pcie_ep ? "End Point" : "Root Complex",
486 (uint)pci);
487
488 if (pci->pme_msg_det) {
489 pci->pme_msg_det = 0xffffffff;
490 debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
491 }
492 printf ("\n");
493
494 /* inbound */
495 pci_set_region(hose->regions + 0,
496 CFG_PCI_MEMORY_BUS,
497 CFG_PCI_MEMORY_PHYS,
498 CFG_PCI_MEMORY_SIZE,
499 PCI_REGION_MEM | PCI_REGION_MEMORY);
500
501 /* outbound memory */
502 pci_set_region(hose->regions + 1,
503 CFG_PCIE1_MEM_BASE,
504 CFG_PCIE1_MEM_PHYS,
505 CFG_PCIE1_MEM_SIZE,
506 PCI_REGION_MEM);
507
508 /* outbound io */
509 pci_set_region(hose->regions + 2,
510 CFG_PCIE1_IO_BASE,
511 CFG_PCIE1_IO_PHYS,
512 CFG_PCIE1_IO_SIZE,
513 PCI_REGION_IO);
514
515 hose->region_count = 3;
516
517 hose->first_busno=first_free_busno;
518 pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
519
520 fsl_pci_init(hose);
521 printf ("PCIE on bus %02x - %02x\n",hose->first_busno,hose->last_busno);
522
523 first_free_busno=hose->last_busno+1;
524
525 } else {
526 printf (" PCIE: disabled\n");
527 }
528}
529#else
530 gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
Andy Fleming67431052007-04-23 02:54:25 -0500531#endif
532}
Haiying Wang1563f562007-11-14 15:52:06 -0500533#endif /* CONFIG_PCI */
534
Kumar Galac4808612007-11-29 01:06:19 -0600535#if defined(CONFIG_OF_BOARD_SETUP)
Haiying Wang1563f562007-11-14 15:52:06 -0500536void
537ft_board_setup(void *blob, bd_t *bd)
538{
Kumar Galac4808612007-11-29 01:06:19 -0600539 int node, tmp[2];
540 const char *path;
Haiying Wang1563f562007-11-14 15:52:06 -0500541
542 ft_cpu_setup(blob, bd);
Haiying Wang1563f562007-11-14 15:52:06 -0500543
Kumar Galac4808612007-11-29 01:06:19 -0600544 node = fdt_path_offset(blob, "/aliases");
545 tmp[0] = 0;
546 if (node >= 0) {
Haiying Wang1563f562007-11-14 15:52:06 -0500547#ifdef CONFIG_PCI1
Kumar Galac4808612007-11-29 01:06:19 -0600548 path = fdt_getprop(blob, node, "pci0", NULL);
549 if (path) {
550 tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno;
551 do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
552 }
Haiying Wang1563f562007-11-14 15:52:06 -0500553#endif
Haiying Wang1563f562007-11-14 15:52:06 -0500554#ifdef CONFIG_PCIE1
Kumar Galac4808612007-11-29 01:06:19 -0600555 path = fdt_getprop(blob, node, "pci1", NULL);
556 if (path) {
557 tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno;
558 do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
559 }
Haiying Wang1563f562007-11-14 15:52:06 -0500560#endif
Kumar Galac4808612007-11-29 01:06:19 -0600561 }
Haiying Wang1563f562007-11-14 15:52:06 -0500562}
563#endif