blob: 664999c48d471cdf84e6870b8b36f8debc687dae [file] [log] [blame]
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09001/*
2 * include/configs/lager.h
3 * This file is lager board configuration.
4 *
Nobuhiro Iwamatsu5ca6dfe2014-11-10 14:34:07 +09005 * Copyright (C) 2013, 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09006 *
7 * SPDX-License-Identifier: GPL-2.0
8 */
9
10#ifndef __LAGER_H
11#define __LAGER_H
12
13#undef DEBUG
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090014#define CONFIG_R8A7790
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +090015#define CONFIG_ARCH_RMOBILE_BOARD_STRING "Lager"
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090016
Nobuhiro Iwamatsu5ca6dfe2014-11-10 14:34:07 +090017#include "rcar-gen2-common.h"
Nobuhiro Iwamatsud80149b2014-03-31 15:22:31 +090018
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +090019#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
Nobuhiro Iwamatsufb6f6002014-10-31 16:16:26 +090020#define CONFIG_SYS_TEXT_BASE 0xB0000000
21#else
Nobuhiro Iwamatsu0e05b212014-01-08 10:32:22 +090022#define CONFIG_SYS_TEXT_BASE 0xE8080000
Nobuhiro Iwamatsufb6f6002014-10-31 16:16:26 +090023#endif
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090024
25/* STACK */
Nobuhiro Iwamatsufb6f6002014-10-31 16:16:26 +090026#if defined(CONFIGF_RMOBILE_EXTRAM_BOOT)
27#define CONFIG_SYS_INIT_SP_ADDR 0xB003FFFC
28#else
29#define CONFIG_SYS_INIT_SP_ADDR 0xE827FFFC
30#endif
31#define STACK_AREA_SIZE 0xC000
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090032#define LOW_LEVEL_MERAM_STACK \
33 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
34
35/* MEMORY */
Nobuhiro Iwamatsu5ca6dfe2014-11-10 14:34:07 +090036#define RCAR_GEN2_SDRAM_BASE 0x40000000
37#define RCAR_GEN2_SDRAM_SIZE (2048u * 1024 * 1024)
38#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090039
40/* SCIF */
41#define CONFIG_SCIF_CONSOLE
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090042
Nobuhiro Iwamatsu5ca6dfe2014-11-10 14:34:07 +090043/* SPI */
Nobuhiro Iwamatsu0e05b212014-01-08 10:32:22 +090044#define CONFIG_SPI
Nobuhiro Iwamatsu0e05b212014-01-08 10:32:22 +090045#define CONFIG_SH_QSPI
Nobuhiro Iwamatsu0e05b212014-01-08 10:32:22 +090046#define CONFIG_SYS_NO_FLASH
47
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090048/* SH Ether */
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090049#define CONFIG_SH_ETHER
50#define CONFIG_SH_ETHER_USE_PORT 0
51#define CONFIG_SH_ETHER_PHY_ADDR 0x1
52#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
53#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
54#define CONFIG_SH_ETHER_CACHE_WRITEBACK
55#define CONFIG_SH_ETHER_CACHE_INVALIDATE
56#define CONFIG_PHYLIB
57#define CONFIG_PHY_MICREL
58#define CONFIG_BITBANGMII
59#define CONFIG_BITBANGMII_MULTI
60
Nobuhiro Iwamatsub9107ad2013-09-30 10:08:40 +090061/* I2C */
62#define CONFIG_SYS_I2C
63#define CONFIG_SYS_I2C_RCAR
Nobuhiro Iwamatsub9107ad2013-09-30 10:08:40 +090064#define CONFIG_SYS_RCAR_I2C0_SPEED 400000
Nobuhiro Iwamatsub9107ad2013-09-30 10:08:40 +090065#define CONFIG_SYS_RCAR_I2C1_SPEED 400000
Nobuhiro Iwamatsub9107ad2013-09-30 10:08:40 +090066#define CONFIG_SYS_RCAR_I2C2_SPEED 400000
Nobuhiro Iwamatsub9107ad2013-09-30 10:08:40 +090067#define CONFIG_SYS_RCAR_I2C3_SPEED 400000
68#define CONFIF_SYS_RCAR_I2C_NUM_CONTROLLERS 4
69
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +090070#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
71
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090072/* Board Clock */
Nobuhiro Iwamatsub1f78a22014-03-31 14:03:07 +090073#define RMOBILE_XTAL_CLK 20000000u
74#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
75#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
76#define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090077#define CONFIG_PLL1_DIV2_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 2)
78#define CONFIG_MP_CLK_FREQ (CONFIG_PLL1_DIV2_CLK_FREQ / 15)
Nobuhiro Iwamatsub9107ad2013-09-30 10:08:40 +090079#define CONFIG_HP_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 12)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090080
81#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090082
Nobuhiro Iwamatsu5c4bb962014-03-27 14:14:58 +090083/* USB */
84#define CONFIG_USB_EHCI
85#define CONFIG_USB_EHCI_RMOBILE
Nobuhiro Iwamatsu5906fad2014-07-28 15:29:31 +090086#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Nobuhiro Iwamatsu5c4bb962014-03-27 14:14:58 +090087
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090088/* MMC */
89#define CONFIG_MMC
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090090#define CONFIG_GENERIC_MMC
91
92#define CONFIG_SH_MMCIF
93#define CONFIG_SH_MMCIF_ADDR 0xEE220000
94#define CONFIG_SH_MMCIF_CLK 97500000
95
Nobuhiro Iwamatsu8e2e5882014-12-02 16:52:24 +090096/* Module stop status bits */
97/* INTC-RT */
98#define CONFIG_SMSTP0_ENA 0x00400000
99/* MSIF */
100#define CONFIG_SMSTP2_ENA 0x00002000
101/* INTC-SYS, IRQC */
102#define CONFIG_SMSTP4_ENA 0x00000180
103/* SCIF0 */
104#define CONFIG_SMSTP7_ENA 0x00200000
105
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +0900106/* SDHI */
107#define CONFIG_SH_SDHI_FREQ 97500000
108
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900109#endif /* __LAGER_H */