blob: b528bb5397bd719505bfdb50464097a4c939e857 [file] [log] [blame]
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng340848b2015-06-04 12:01:09 +080011
Hongbo Zhang32886282016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu18fb0e32015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huanc8a7d9d2014-09-05 13:52:45 +080015
Wang Huanc8a7d9d2014-09-05 13:52:45 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian99e1bd42015-05-14 17:20:28 +080017#define CONFIG_DEEP_SLEEP
Wang Huanc8a7d9d2014-09-05 13:52:45 +080018
19/*
20 * Size of malloc() pool
21 */
22#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23
24#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
26
27/*
Ramneek Mehresh10a28642015-05-29 14:47:21 +053028 * USB
29 */
30
31/*
32 * EHCI Support - disbaled by default as
33 * there is no signal coming out of soc on
34 * this board for this controller. However,
35 * the silicon still has this controller,
36 * and anyone can use this controller by
37 * taking signals out on their board.
38 */
39
40/*#define CONFIG_HAS_FSL_DR_USB*/
41
42#ifdef CONFIG_HAS_FSL_DR_USB
Ramneek Mehresh10a28642015-05-29 14:47:21 +053043#define CONFIG_USB_EHCI_FSL
44#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
45#endif
46
47/* XHCI Support - enabled by default */
48#define CONFIG_HAS_FSL_XHCI_USB
49
50#ifdef CONFIG_HAS_FSL_XHCI_USB
51#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh10a28642015-05-29 14:47:21 +053052#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
Ramneek Mehresh10a28642015-05-29 14:47:21 +053053#endif
54
Wang Huanc8a7d9d2014-09-05 13:52:45 +080055#define CONFIG_SYS_CLK_FREQ 100000000
56#define CONFIG_DDR_CLK_FREQ 100000000
57
York Suna88cc3b2015-04-29 10:35:35 -070058#define DDR_SDRAM_CFG 0x470c0008
59#define DDR_CS0_BNDS 0x008000bf
60#define DDR_CS0_CONFIG 0x80014302
61#define DDR_TIMING_CFG_0 0x50550004
62#define DDR_TIMING_CFG_1 0xbcb38c56
63#define DDR_TIMING_CFG_2 0x0040d120
64#define DDR_TIMING_CFG_3 0x010e1000
65#define DDR_TIMING_CFG_4 0x00000001
66#define DDR_TIMING_CFG_5 0x03401400
67#define DDR_SDRAM_CFG_2 0x00401010
68#define DDR_SDRAM_MODE 0x00061c60
69#define DDR_SDRAM_MODE_2 0x00180000
70#define DDR_SDRAM_INTERVAL 0x18600618
71#define DDR_DDR_WRLVL_CNTL 0x8655f605
72#define DDR_DDR_WRLVL_CNTL_2 0x05060607
73#define DDR_DDR_WRLVL_CNTL_3 0x05050505
74#define DDR_DDR_CDR1 0x80040000
75#define DDR_DDR_CDR2 0x00000001
76#define DDR_SDRAM_CLK_CNTL 0x02000000
77#define DDR_DDR_ZQ_CNTL 0x89080600
78#define DDR_CS0_CONFIG_2 0
79#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian99e1bd42015-05-14 17:20:28 +080080#define SDRAM_CFG2_D_INIT 0x00000010
81#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
82#define SDRAM_CFG2_FRC_SR 0x80000000
83#define SDRAM_CFG_BI 0x00000001
York Suna88cc3b2015-04-29 10:35:35 -070084
Alison Wang8415bb62014-12-03 15:00:48 +080085#ifdef CONFIG_RAMBOOT_PBL
86#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
87#endif
88
89#ifdef CONFIG_SD_BOOT
Alison Wang947cee12015-10-15 17:54:40 +080090#ifdef CONFIG_SD_BOOT_QSPI
91#define CONFIG_SYS_FSL_PBL_RCW \
92 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
93#else
94#define CONFIG_SYS_FSL_PBL_RCW \
95 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
96#endif
Alison Wang8415bb62014-12-03 15:00:48 +080097#define CONFIG_SPL_FRAMEWORK
Sumit Garge7e720c2016-06-14 13:52:40 -040098
99#ifdef CONFIG_SECURE_BOOT
Sumit Garge7e720c2016-06-14 13:52:40 -0400100/*
101 * HDR would be appended at end of image and copied to DDR along
102 * with U-Boot image.
103 */
Semen Protsenko693d4c92016-11-16 19:19:06 +0200104#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge7e720c2016-06-14 13:52:40 -0400105#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang8415bb62014-12-03 15:00:48 +0800106
107#define CONFIG_SPL_TEXT_BASE 0x10000000
108#define CONFIG_SPL_MAX_SIZE 0x1a000
109#define CONFIG_SPL_STACK 0x1001d000
110#define CONFIG_SPL_PAD_TO 0x1c000
111#define CONFIG_SYS_TEXT_BASE 0x82000000
112
Tang Yuantian99e1bd42015-05-14 17:20:28 +0800113#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
114 CONFIG_SYS_MONITOR_LEN)
Alison Wang8415bb62014-12-03 15:00:48 +0800115#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
116#define CONFIG_SPL_BSS_START_ADDR 0x80100000
117#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge7e720c2016-06-14 13:52:40 -0400118
119#ifdef CONFIG_U_BOOT_HDR_SIZE
120/*
121 * HDR would be appended at end of image and copied to DDR along
122 * with U-Boot image. Here u-boot max. size is 512K. So if binary
123 * size increases then increase this size in case of secure boot as
124 * it uses raw u-boot image instead of fit image.
125 */
Vinitha Pillai9b6639f2017-02-01 18:28:53 +0530126#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge7e720c2016-06-14 13:52:40 -0400127#else
Vinitha Pillai9b6639f2017-02-01 18:28:53 +0530128#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge7e720c2016-06-14 13:52:40 -0400129#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang8415bb62014-12-03 15:00:48 +0800130#endif
131
Alison Wangd612f0a2014-12-09 17:38:02 +0800132#ifdef CONFIG_QSPI_BOOT
Alison Wang615bfce2017-05-16 10:45:57 +0800133#define CONFIG_SYS_TEXT_BASE 0x40100000
Alison Wang947cee12015-10-15 17:54:40 +0800134#endif
135
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800136#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang1c69a512015-04-21 16:04:38 +0800137#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800138#endif
139
140#define CONFIG_NR_DRAM_BANKS 1
141#define PHYS_SDRAM 0x80000000
142#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
143
144#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
145#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
146
Alison Wang4c59ab92014-12-09 17:37:49 +0800147#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
148 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800149#define CONFIG_U_QE
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800150#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800151#endif
152
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800153/*
154 * IFC Definitions
155 */
Alison Wang947cee12015-10-15 17:54:40 +0800156#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800157#define CONFIG_FSL_IFC
158#define CONFIG_SYS_FLASH_BASE 0x60000000
159#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
160
161#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
162#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
163 CSPR_PORT_SIZE_16 | \
164 CSPR_MSEL_NOR | \
165 CSPR_V)
166#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
167
168/* NOR Flash Timing Params */
169#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
170 CSOR_NOR_TRHZ_80)
171#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
172 FTIM0_NOR_TEADC(0x5) | \
173 FTIM0_NOR_TAVDS(0x0) | \
174 FTIM0_NOR_TEAHC(0x5))
175#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
176 FTIM1_NOR_TRAD_NOR(0x1A) | \
177 FTIM1_NOR_TSEQRAD_NOR(0x13))
178#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
179 FTIM2_NOR_TCH(0x4) | \
180 FTIM2_NOR_TWP(0x1c) | \
181 FTIM2_NOR_TWPH(0x0e))
182#define CONFIG_SYS_NOR_FTIM3 0
183
184#define CONFIG_FLASH_CFI_DRIVER
185#define CONFIG_SYS_FLASH_CFI
186#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
187#define CONFIG_SYS_FLASH_QUIET_TEST
188#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
189
190#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
191#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
192#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
193#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
194
195#define CONFIG_SYS_FLASH_EMPTY_INFO
196#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
197
198#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800199#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wangd612f0a2014-12-09 17:38:02 +0800200#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800201
202/* CPLD */
203
204#define CONFIG_SYS_CPLD_BASE 0x7fb00000
205#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
206
207#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
208#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
209 CSPR_PORT_SIZE_8 | \
210 CSPR_MSEL_GPCM | \
211 CSPR_V)
212#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
213#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
214 CSOR_NOR_NOR_MODE_AVD_NOR | \
215 CSOR_NOR_TRHZ_80)
216
217/* CPLD Timing parameters for IFC GPCM */
218#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
219 FTIM0_GPCM_TEADC(0xf) | \
220 FTIM0_GPCM_TEAHC(0xf))
221#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
222 FTIM1_GPCM_TRAD(0x3f))
223#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
224 FTIM2_GPCM_TCH(0xf) | \
225 FTIM2_GPCM_TWP(0xff))
226#define CONFIG_SYS_FPGA_FTIM3 0x0
227#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
228#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
229#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
230#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
231#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
232#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
233#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
234#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
235#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
236#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
237#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
238#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
239#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
240#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
241#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
242#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
243
244/*
245 * Serial Port
246 */
Alison Wang55d53ab2015-01-04 15:30:59 +0800247#ifdef CONFIG_LPUART
Alison Wang55d53ab2015-01-04 15:30:59 +0800248#define CONFIG_LPUART_32B_REG
249#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800250#define CONFIG_CONS_INDEX 1
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800251#define CONFIG_SYS_NS16550_SERIAL
Bin Mengf833cd62016-01-13 19:38:59 -0800252#ifndef CONFIG_DM_SERIAL
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800253#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Mengf833cd62016-01-13 19:38:59 -0800254#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800255#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang55d53ab2015-01-04 15:30:59 +0800256#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800257
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800258/*
259 * I2C
260 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800261#define CONFIG_SYS_I2C
262#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200263#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
264#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700265#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800266
Alison Wang5175a282014-10-17 15:26:35 +0800267/* EEPROM */
Alison Wang5175a282014-10-17 15:26:35 +0800268#define CONFIG_ID_EEPROM
269#define CONFIG_SYS_I2C_EEPROM_NXID
270#define CONFIG_SYS_EEPROM_BUS_NUM 1
271#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
272#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
273#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
274#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wang5175a282014-10-17 15:26:35 +0800275
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800276/*
277 * MMC
278 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800279#define CONFIG_FSL_ESDHC
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800280
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530281/* SPI */
Alison Wang947cee12015-10-15 17:54:40 +0800282#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530283/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800284#define QSPI0_AMBA_BASE 0x40000000
285#define FSL_QSPI_FLASH_SIZE (1 << 24)
286#define FSL_QSPI_FLASH_NUM 2
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530287
Yao Yuan03d1d562015-09-15 18:28:20 +0800288/* DSPI */
Yao Yuan03d1d562015-09-15 18:28:20 +0800289#endif
290
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530291/* DM SPI */
292#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530293#define CONFIG_DM_SPI_FLASH
294#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800295
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800296/*
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800297 * Video
298 */
Sanchayan Maityb215fb32017-04-11 11:12:09 +0530299#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800300#define CONFIG_VIDEO_LOGO
301#define CONFIG_VIDEO_BMP_LOGO
302
303#define CONFIG_FSL_DCU_SII9022A
304#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
305#define CONFIG_SYS_I2C_DVI_ADDR 0x39
306#endif
307
308/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800309 * eTSEC
310 */
311#define CONFIG_TSEC_ENET
312
313#ifdef CONFIG_TSEC_ENET
314#define CONFIG_MII
315#define CONFIG_MII_DEFAULT_TSEC 1
316#define CONFIG_TSEC1 1
317#define CONFIG_TSEC1_NAME "eTSEC1"
318#define CONFIG_TSEC2 1
319#define CONFIG_TSEC2_NAME "eTSEC2"
320#define CONFIG_TSEC3 1
321#define CONFIG_TSEC3_NAME "eTSEC3"
322
323#define TSEC1_PHY_ADDR 2
324#define TSEC2_PHY_ADDR 0
325#define TSEC3_PHY_ADDR 1
326
327#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
328#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
329#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
330
331#define TSEC1_PHYIDX 0
332#define TSEC2_PHYIDX 0
333#define TSEC3_PHYIDX 0
334
335#define CONFIG_ETHPRIME "eTSEC1"
336
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800337#define CONFIG_PHY_ATHEROS
338
339#define CONFIG_HAS_ETH0
340#define CONFIG_HAS_ETH1
341#define CONFIG_HAS_ETH2
342#endif
343
Minghuan Lianda419022014-10-31 13:43:44 +0800344/* PCIe */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400345#define CONFIG_PCIE1 /* PCIE controller 1 */
346#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800347
Minghuan Lian180b8682015-01-21 17:29:19 +0800348#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800349#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian180b8682015-01-21 17:29:19 +0800350#endif
351
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800352#define CONFIG_CMDLINE_TAG
Alison Wang8415bb62014-12-03 15:00:48 +0800353
Xiubo Li1a2826f2014-11-21 17:40:57 +0800354#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800355#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800356#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywarae4916e82017-02-16 01:20:19 +0000357#define COUNTER_FREQUENCY 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800358
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800359#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800360#define HWCONFIG_BUFFER_SIZE 256
361
362#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800363
Alison Wanga65d7402017-05-26 15:46:15 +0800364#include <config_distro_defaults.h>
365#define BOOT_TARGET_DEVICES(func) \
366 func(MMC, mmc, 0) \
367 func(USB, usb, 0)
368#include <config_distro_bootcmd.h>
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800369
Alison Wang55d53ab2015-01-04 15:30:59 +0800370#ifdef CONFIG_LPUART
371#define CONFIG_EXTRA_ENV_SETTINGS \
372 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800373 "initrd_high=0xffffffff\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800374 "fdt_high=0xffffffff\0" \
375 "fdt_addr=0x64f00000\0" \
376 "kernel_addr=0x65000000\0" \
377 "scriptaddr=0x80000000\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530378 "scripthdraddr=0x80080000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800379 "fdtheader_addr_r=0x80100000\0" \
380 "kernelheader_addr_r=0x80200000\0" \
381 "kernel_addr_r=0x81000000\0" \
382 "fdt_addr_r=0x90000000\0" \
383 "ramdisk_addr_r=0xa0000000\0" \
384 "load_addr=0xa0000000\0" \
385 "kernel_size=0x2800000\0" \
386 BOOTENV \
387 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530388 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800389 "scan_dev_for_boot_part=" \
390 "part list ${devtype} ${devnum} devplist; " \
391 "env exists devplist || setenv devplist 1; " \
392 "for distro_bootpart in ${devplist}; do " \
393 "if fstype ${devtype} " \
394 "${devnum}:${distro_bootpart} " \
395 "bootfstype; then " \
396 "run scan_dev_for_boot; " \
397 "fi; " \
398 "done\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530399 "scan_dev_for_boot=" \
400 "echo Scanning ${devtype} " \
401 "${devnum}:${distro_bootpart}...; " \
402 "for prefix in ${boot_prefixes}; do " \
403 "run scan_dev_for_scripts; " \
404 "done;" \
405 "\0" \
406 "boot_a_script=" \
407 "load ${devtype} ${devnum}:${distro_bootpart} " \
408 "${scriptaddr} ${prefix}${script}; " \
409 "env exists secureboot && load ${devtype} " \
410 "${devnum}:${distro_bootpart} " \
411 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
412 "&& esbc_validate ${scripthdraddr};" \
413 "source ${scriptaddr}\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800414 "installer=load mmc 0:2 $load_addr " \
415 "/flex_installer_arm32.itb; " \
416 "bootm $load_addr#ls1021atwr\0" \
417 "qspi_bootcmd=echo Trying load from qspi..;" \
418 "sf probe && sf read $load_addr " \
419 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
420 "nor_bootcmd=echo Trying load from nor..;" \
421 "cp.b $kernel_addr $load_addr " \
422 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800423#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800424#define CONFIG_EXTRA_ENV_SETTINGS \
425 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800426 "initrd_high=0xffffffff\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800427 "fdt_high=0xffffffff\0" \
428 "fdt_addr=0x64f00000\0" \
429 "kernel_addr=0x65000000\0" \
430 "scriptaddr=0x80000000\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530431 "scripthdraddr=0x80080000\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800432 "fdtheader_addr_r=0x80100000\0" \
433 "kernelheader_addr_r=0x80200000\0" \
434 "kernel_addr_r=0x81000000\0" \
435 "fdt_addr_r=0x90000000\0" \
436 "ramdisk_addr_r=0xa0000000\0" \
437 "load_addr=0xa0000000\0" \
438 "kernel_size=0x2800000\0" \
439 BOOTENV \
440 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530441 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800442 "scan_dev_for_boot_part=" \
443 "part list ${devtype} ${devnum} devplist; " \
444 "env exists devplist || setenv devplist 1; " \
445 "for distro_bootpart in ${devplist}; do " \
446 "if fstype ${devtype} " \
447 "${devnum}:${distro_bootpart} " \
448 "bootfstype; then " \
449 "run scan_dev_for_boot; " \
450 "fi; " \
451 "done\0" \
Sumit Gargb8ae6792017-06-06 20:51:31 +0530452 "scan_dev_for_boot=" \
453 "echo Scanning ${devtype} " \
454 "${devnum}:${distro_bootpart}...; " \
455 "for prefix in ${boot_prefixes}; do " \
456 "run scan_dev_for_scripts; " \
457 "done;" \
458 "\0" \
459 "boot_a_script=" \
460 "load ${devtype} ${devnum}:${distro_bootpart} " \
461 "${scriptaddr} ${prefix}${script}; " \
462 "env exists secureboot && load ${devtype} " \
463 "${devnum}:${distro_bootpart} " \
464 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
465 "&& esbc_validate ${scripthdraddr};" \
466 "source ${scriptaddr}\0" \
Alison Wanga65d7402017-05-26 15:46:15 +0800467 "installer=load mmc 0:2 $load_addr " \
468 "/flex_installer_arm32.itb; " \
469 "bootm $load_addr#ls1021atwr\0" \
470 "qspi_bootcmd=echo Trying load from qspi..;" \
471 "sf probe && sf read $load_addr " \
472 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
473 "nor_bootcmd=echo Trying load from nor..;" \
474 "cp.b $kernel_addr $load_addr " \
475 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800476#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800477
Alison Wanga65d7402017-05-26 15:46:15 +0800478#undef CONFIG_BOOTCOMMAND
479#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Sumit Gargb8ae6792017-06-06 20:51:31 +0530480#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
481 "&& esbc_halt; run qspi_bootcmd;"
Alison Wanga65d7402017-05-26 15:46:15 +0800482#else
Sumit Gargb8ae6792017-06-06 20:51:31 +0530483#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
484 "&& esbc_halt; run nor_bootcmd;"
Alison Wanga65d7402017-05-26 15:46:15 +0800485#endif
486
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800487/*
488 * Miscellaneous configurable options
489 */
490#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800491#define CONFIG_AUTO_COMPLETE
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800492#define CONFIG_SYS_PBSIZE \
493 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
494#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
495#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
496
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800497#define CONFIG_SYS_MEMTEST_START 0x80000000
498#define CONFIG_SYS_MEMTEST_END 0x9fffffff
499
500#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800501
Xiubo Li660673a2014-11-21 17:40:59 +0800502#define CONFIG_LS102XA_STREAM_ID
503
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800504#define CONFIG_SYS_INIT_SP_OFFSET \
505 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
506#define CONFIG_SYS_INIT_SP_ADDR \
507 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
508
Alison Wang8415bb62014-12-03 15:00:48 +0800509#ifdef CONFIG_SPL_BUILD
510#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
511#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800512#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang8415bb62014-12-03 15:00:48 +0800513#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800514
Alison Wang615bfce2017-05-16 10:45:57 +0800515#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800516
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800517/*
518 * Environment
519 */
520#define CONFIG_ENV_OVERWRITE
521
Alison Wang8415bb62014-12-03 15:00:48 +0800522#if defined(CONFIG_SD_BOOT)
Alison Wang615bfce2017-05-16 10:45:57 +0800523#define CONFIG_ENV_OFFSET 0x300000
Alison Wang8415bb62014-12-03 15:00:48 +0800524#define CONFIG_SYS_MMC_ENV_DEV 0
525#define CONFIG_ENV_SIZE 0x20000
Alison Wangd612f0a2014-12-09 17:38:02 +0800526#elif defined(CONFIG_QSPI_BOOT)
Alison Wangd612f0a2014-12-09 17:38:02 +0800527#define CONFIG_ENV_SIZE 0x2000
Alison Wang615bfce2017-05-16 10:45:57 +0800528#define CONFIG_ENV_OFFSET 0x300000
Alison Wangd612f0a2014-12-09 17:38:02 +0800529#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8415bb62014-12-03 15:00:48 +0800530#else
Alison Wang615bfce2017-05-16 10:45:57 +0800531#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800532#define CONFIG_ENV_SIZE 0x20000
533#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang8415bb62014-12-03 15:00:48 +0800534#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800535
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530536#define CONFIG_MISC_INIT_R
537
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530538#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800539#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530540
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800541#endif