blob: 517ade383beea973b12d094dea61c6985f99fc14 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huan550e3dc2014-09-05 13:52:44 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li9ebde882019-12-31 15:33:44 +08004 * Copyright 2019 NXP
Wang Huan550e3dc2014-09-05 13:52:44 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huan550e3dc2014-09-05 13:52:44 +080010#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
11#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
12
Alison Wang86949c22014-12-03 15:00:47 +080013#ifdef CONFIG_SD_BOOT
Alison Wang7ee52af2015-10-30 22:45:38 +080014#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang86949c22014-12-03 15:00:47 +080015#endif
16
Alison Wang8ab967b2014-12-09 17:38:14 +080017#ifdef CONFIG_NAND_BOOT
Alison Wang8ab967b2014-12-09 17:38:14 +080018#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
Alison Wang8ab967b2014-12-09 17:38:14 +080019#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
20#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
21
Alison Wang8ab967b2014-12-09 17:38:14 +080022#define CONFIG_SYS_MONITOR_LEN 0x80000
23#endif
24
Wang Huan550e3dc2014-09-05 13:52:44 +080025#define SPD_EEPROM_ADDRESS 0x51
Wang Huan550e3dc2014-09-05 13:52:44 +080026
Wang Huan550e3dc2014-09-05 13:52:44 +080027#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
28#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
29
Wang Huan550e3dc2014-09-05 13:52:44 +080030#ifdef CONFIG_DDR_ECC
Wang Huan550e3dc2014-09-05 13:52:44 +080031#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
32#endif
33
Wang Huan550e3dc2014-09-05 13:52:44 +080034/*
35 * IFC Definitions
36 */
Alison Wang70097022016-02-02 15:16:23 +080037#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huan550e3dc2014-09-05 13:52:44 +080038#define CONFIG_SYS_FLASH_BASE 0x60000000
39#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
40
41#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
42#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
43 CSPR_PORT_SIZE_16 | \
44 CSPR_MSEL_NOR | \
45 CSPR_V)
46#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
47#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
48 + 0x8000000) | \
49 CSPR_PORT_SIZE_16 | \
50 CSPR_MSEL_NOR | \
51 CSPR_V)
52#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
53
54#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
55 CSOR_NOR_TRHZ_80)
56#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
57 FTIM0_NOR_TEADC(0x5) | \
58 FTIM0_NOR_TEAHC(0x5))
59#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
60 FTIM1_NOR_TRAD_NOR(0x1a) | \
61 FTIM1_NOR_TSEQRAD_NOR(0x13))
62#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
63 FTIM2_NOR_TCH(0x4) | \
64 FTIM2_NOR_TWPH(0xe) | \
65 FTIM2_NOR_TWP(0x1c))
66#define CONFIG_SYS_NOR_FTIM3 0
67
Wang Huan550e3dc2014-09-05 13:52:44 +080068#define CONFIG_SYS_FLASH_QUIET_TEST
69#define CONFIG_FLASH_SHOW_PROGRESS 45
Yuan Yao272c5262014-10-17 15:26:34 +080070#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huan550e3dc2014-09-05 13:52:44 +080071
Wang Huan550e3dc2014-09-05 13:52:44 +080072#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
73#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
74#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
75
76#define CONFIG_SYS_FLASH_EMPTY_INFO
77#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
78 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
79
80/*
81 * NAND Flash Definitions
82 */
Wang Huan550e3dc2014-09-05 13:52:44 +080083
84#define CONFIG_SYS_NAND_BASE 0x7e800000
85#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
86
87#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
88
89#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
90 | CSPR_PORT_SIZE_8 \
91 | CSPR_MSEL_NAND \
92 | CSPR_V)
93#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
94#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
95 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
96 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
97 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
98 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
99 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
100 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
101
Wang Huan550e3dc2014-09-05 13:52:44 +0800102#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
103 FTIM0_NAND_TWP(0x18) | \
104 FTIM0_NAND_TWCHT(0x7) | \
105 FTIM0_NAND_TWH(0xa))
106#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
107 FTIM1_NAND_TWBE(0x39) | \
108 FTIM1_NAND_TRR(0xe) | \
109 FTIM1_NAND_TRP(0x18))
110#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
111 FTIM2_NAND_TREH(0xa) | \
112 FTIM2_NAND_TWHRE(0x1e))
113#define CONFIG_SYS_NAND_FTIM3 0x0
114
115#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
116#define CONFIG_SYS_MAX_NAND_DEVICE 1
Alison Wangd612f0a2014-12-09 17:38:02 +0800117#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800118
119/*
120 * QIXIS Definitions
121 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800122
123#ifdef CONFIG_FSL_QIXIS
124#define QIXIS_BASE 0x7fb00000
125#define QIXIS_BASE_PHYS QIXIS_BASE
126#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
127#define QIXIS_LBMAP_SWITCH 6
128#define QIXIS_LBMAP_MASK 0x0f
129#define QIXIS_LBMAP_SHIFT 0
130#define QIXIS_LBMAP_DFLTBANK 0x00
131#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhangaeb901f2016-07-21 18:09:38 +0800132#define QIXIS_PWR_CTL 0x21
133#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huan550e3dc2014-09-05 13:52:44 +0800134#define QIXIS_RST_CTL_RESET 0x44
135#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
136#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
137#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhang349cfc92016-08-19 17:20:31 +0800138#define QIXIS_CTL_SYS 0x5
139#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
140#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
141#define QIXIS_RST_FORCE_3 0x45
142#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
143#define QIXIS_PWR_CTL2 0x21
144#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huan550e3dc2014-09-05 13:52:44 +0800145
146#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
147#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
148 CSPR_PORT_SIZE_8 | \
149 CSPR_MSEL_GPCM | \
150 CSPR_V)
151#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
152#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
153 CSOR_NOR_NOR_MODE_AVD_NOR | \
154 CSOR_NOR_TRHZ_80)
155
156/*
157 * QIXIS Timing parameters for IFC GPCM
158 */
159#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
160 FTIM0_GPCM_TEADC(0xe) | \
161 FTIM0_GPCM_TEAHC(0xe))
162#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
163 FTIM1_GPCM_TRAD(0x1f))
164#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
165 FTIM2_GPCM_TCH(0xe) | \
166 FTIM2_GPCM_TWP(0xf0))
167#define CONFIG_SYS_FPGA_FTIM3 0x0
168#endif
169
Alison Wang8ab967b2014-12-09 17:38:14 +0800170#if defined(CONFIG_NAND_BOOT)
171#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
172#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
173#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
174#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
175#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
176#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
177#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
178#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
179#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
180#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
181#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
182#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
183#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
184#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
185#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
186#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
187#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
188#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
189#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
190#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
191#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
192#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
193#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
194#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
195#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
196#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
197#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
198#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
199#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
200#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
201#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
202#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
203#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800204#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
205#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
206#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
207#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
208#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
209#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
210#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
211#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
212#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
213#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
214#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
215#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
216#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
217#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
218#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
219#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
220#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
221#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
222#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
223#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
224#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
225#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
226#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
227#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
228#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
229#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
230#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
231#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
232#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
233#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
234#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
235#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wang8ab967b2014-12-09 17:38:14 +0800236#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800237
238/*
239 * Serial Port
240 */
Tom Rinidb48e522022-03-23 17:20:00 -0400241#ifndef CONFIG_LPUART
Wang Huan550e3dc2014-09-05 13:52:44 +0800242#define CONFIG_SYS_NS16550_SERIAL
York Sund83b47b2016-02-08 13:04:17 -0800243#ifndef CONFIG_DM_SERIAL
Wang Huan550e3dc2014-09-05 13:52:44 +0800244#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sund83b47b2016-02-08 13:04:17 -0800245#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800246#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang8fc21212015-01-04 15:30:58 +0800247#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800248
Wang Huan550e3dc2014-09-05 13:52:44 +0800249/*
250 * I2C
251 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800252
Biwen Lid58ea632021-02-05 19:02:03 +0800253/* GPIO */
Biwen Lid58ea632021-02-05 19:02:03 +0800254
Jagdish Gediya73dc91f2018-05-10 04:04:29 +0530255/* EEPROM */
Jagdish Gediya73dc91f2018-05-10 04:04:29 +0530256#define CONFIG_SYS_I2C_EEPROM_NXID
257#define CONFIG_SYS_EEPROM_BUS_NUM 0
Jagdish Gediya73dc91f2018-05-10 04:04:29 +0530258
Wang Huan550e3dc2014-09-05 13:52:44 +0800259/*
260 * I2C bus multiplexer
261 */
262#define I2C_MUX_PCA_ADDR_PRI 0x77
263#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Lidd048322014-12-16 14:50:33 +0800264#define I2C_MUX_CH_CH7301 0xC
Wang Huan550e3dc2014-09-05 13:52:44 +0800265
266/*
267 * MMC
268 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800269
270/*
271 * eTSEC
272 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800273
274#ifdef CONFIG_TSEC_ENET
Wang Huan550e3dc2014-09-05 13:52:44 +0800275#define CONFIG_MII_DEFAULT_TSEC 3
276#define CONFIG_TSEC1 1
277#define CONFIG_TSEC1_NAME "eTSEC1"
278#define CONFIG_TSEC2 1
279#define CONFIG_TSEC2_NAME "eTSEC2"
280#define CONFIG_TSEC3 1
281#define CONFIG_TSEC3_NAME "eTSEC3"
282
283#define TSEC1_PHY_ADDR 1
284#define TSEC2_PHY_ADDR 2
285#define TSEC3_PHY_ADDR 3
286
287#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
288#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
289#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
290
291#define TSEC1_PHYIDX 0
292#define TSEC2_PHYIDX 0
293#define TSEC3_PHYIDX 0
294
Wang Huan550e3dc2014-09-05 13:52:44 +0800295#define CONFIG_FSL_SGMII_RISER 1
296#define SGMII_RISER_PHY_OFFSET 0x1b
297
298#ifdef CONFIG_FSL_SGMII_RISER
299#define CONFIG_SYS_TBIPA_VALUE 8
300#endif
301
302#endif
Minghuan Lianda419022014-10-31 13:43:44 +0800303
Xiubo Li1a2826f2014-11-21 17:40:57 +0800304#define CONFIG_PEN_ADDR_BIG_ENDIAN
305#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Xiubo Li1a2826f2014-11-21 17:40:57 +0800306
Wang Huan550e3dc2014-09-05 13:52:44 +0800307#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800308#define HWCONFIG_BUFFER_SIZE 256
309
310#define CONFIG_FSL_DEVICE_DISABLE
Wang Huan550e3dc2014-09-05 13:52:44 +0800311
Alison Wang8fc21212015-01-04 15:30:58 +0800312#ifdef CONFIG_LPUART
313#define CONFIG_EXTRA_ENV_SETTINGS \
314 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800315 "initrd_high=0xffffffff\0" \
Alison Wang8fc21212015-01-04 15:30:58 +0800316 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
317#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800318#define CONFIG_EXTRA_ENV_SETTINGS \
319 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800320 "initrd_high=0xffffffff\0" \
Wang Huan550e3dc2014-09-05 13:52:44 +0800321 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wang8fc21212015-01-04 15:30:58 +0800322#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800323
324/*
325 * Miscellaneous configurable options
326 */
Alison Wangc463eeb2020-02-03 15:25:19 +0800327#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Wang Huan550e3dc2014-09-05 13:52:44 +0800328
Xiubo Li660673a2014-11-21 17:40:59 +0800329#define CONFIG_LS102XA_STREAM_ID
330
Wang Huan550e3dc2014-09-05 13:52:44 +0800331/*
332 * Environment
333 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800334
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530335#include <asm/fsl_secure_boot.h>
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530336
Wang Huan550e3dc2014-09-05 13:52:44 +0800337#endif