blob: d8882ea31c56facba581da671a2a5fb0f77ea152 [file] [log] [blame]
wdenkacea76a2002-09-20 09:17:33 +00001/*
2 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/************************************************************************
Wolfgang Denk0c8721a2005-09-23 11:05:55 +020024 * board/config_EBONY.h - configuration for AMCC 440GP Ref (Ebony)
wdenkacea76a2002-09-20 09:17:33 +000025 ***********************************************************************/
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
33#define CONFIG_EBONY 1 /* Board is ebony */
Stefan Roese4a3cd9e2005-09-07 16:21:12 +020034#define CONFIG_440GP 1 /* Specifc GP support */
wdenkacea76a2002-09-20 09:17:33 +000035#define CONFIG_4xx 1 /* ... PPC4xx family */
wdenkc837dcb2004-01-20 23:12:12 +000036#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenkacea76a2002-09-20 09:17:33 +000037#undef CFG_DRAM_TEST /* Disable-takes long time! */
38#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
39
Stefan Roese8a316c92005-08-01 16:49:12 +020040/*
41 * Define here the location of the environment variables (FLASH or NVRAM).
42 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
43 * supported for backward compatibility.
44 */
45#if 1
46#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
47#else
48#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
49#endif
50
wdenkacea76a2002-09-20 09:17:33 +000051/*-----------------------------------------------------------------------
52 * Base addresses -- Note these are effective addresses where the
53 * actual resources get mapped (not physical addresses)
54 *----------------------------------------------------------------------*/
55#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
56#define CFG_FLASH_BASE 0xff800000 /* start of FLASH */
Stefan Roese8a316c92005-08-01 16:49:12 +020057#define CFG_MONITOR_BASE 0xfffc0000 /* start of monitor */
wdenkacea76a2002-09-20 09:17:33 +000058#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
59#define CFG_PERIPHERAL_BASE 0xe0000000 /* internal peripherals */
60#define CFG_ISRAM_BASE 0xc0000000 /* internal SRAM */
61#define CFG_PCI_BASE 0xd0000000 /* internal PCI regs */
62
wdenkacea76a2002-09-20 09:17:33 +000063#define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000)
Stefan Roese8a316c92005-08-01 16:49:12 +020064#define CFG_FPGA_BASE (CFG_PERIPHERAL_BASE + 0x08300000)
wdenkacea76a2002-09-20 09:17:33 +000065
66/*-----------------------------------------------------------------------
67 * Initial RAM & stack pointer (placed in internal SRAM)
68 *----------------------------------------------------------------------*/
69#define CFG_INIT_RAM_ADDR CFG_ISRAM_BASE /* Initial RAM address */
70#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
71#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
72
73#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
74#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
75
76#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
77#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc*/
78
79/*-----------------------------------------------------------------------
80 * Serial Port
81 *----------------------------------------------------------------------*/
82#undef CONFIG_SERIAL_SOFTWARE_FIFO
83#define CFG_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */
Stefan Roese8a316c92005-08-01 16:49:12 +020084#define CONFIG_BAUDRATE 115200
wdenkacea76a2002-09-20 09:17:33 +000085
86#define CFG_BAUDRATE_TABLE \
87 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}
88
89/*-----------------------------------------------------------------------
90 * NVRAM/RTC
91 *
92 * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
93 * The DS1743 code assumes this condition (i.e. -- it assumes the base
94 * address for the RTC registers is:
95 *
96 * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_SIZE
97 *
98 *----------------------------------------------------------------------*/
99#define CFG_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs */
100#define CONFIG_RTC_DS174x 1 /* DS1743 RTC */
101
Stefan Roese8a316c92005-08-01 16:49:12 +0200102#ifdef CFG_ENV_IS_IN_NVRAM
103#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
104#define CFG_ENV_ADDR \
105 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE)
106#endif /* CFG_ENV_IS_IN_NVRAM */
107
wdenkacea76a2002-09-20 09:17:33 +0000108/*-----------------------------------------------------------------------
109 * FLASH related
110 *----------------------------------------------------------------------*/
111#define CFG_MAX_FLASH_BANKS 3 /* number of banks */
112#define CFG_MAX_FLASH_SECT 32 /* sectors per device */
113
wdenkacea76a2002-09-20 09:17:33 +0000114#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
115#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
116
Stefan Roese8a316c92005-08-01 16:49:12 +0200117#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
118
119#define CFG_FLASH_ADDR0 0x5555
120#define CFG_FLASH_ADDR1 0x2aaa
121#define CFG_FLASH_WORD_SIZE unsigned char
122
123#ifdef CFG_ENV_IS_IN_FLASH
124#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
125#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
126#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
127
128/* Address and size of Redundant Environment Sector */
129#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
130#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
131#endif /* CFG_ENV_IS_IN_FLASH */
132
wdenkacea76a2002-09-20 09:17:33 +0000133/*-----------------------------------------------------------------------
134 * DDR SDRAM
135 *----------------------------------------------------------------------*/
136#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
137#define SPD_EEPROM_ADDRESS {0x53,0x52} /* SPD i2c spd addresses */
138
139/*-----------------------------------------------------------------------
140 * I2C
141 *----------------------------------------------------------------------*/
142#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
143#undef CONFIG_SOFT_I2C /* I2C bit-banged */
144#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
145#define CFG_I2C_SLAVE 0x7F
Stefan Roese4f92ed52006-08-07 14:33:32 +0200146
147#define CFG_I2C_MULTI_EEPROMS
148#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
149#define CFG_I2C_EEPROM_ADDR_LEN 1
150#define CFG_EEPROM_PAGE_WRITE_ENABLE
151#define CFG_EEPROM_PAGE_WRITE_BITS 3
152#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenkacea76a2002-09-20 09:17:33 +0000153
Stefan Roese8a316c92005-08-01 16:49:12 +0200154#define CONFIG_PREBOOT "echo;" \
155 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
156 "echo"
wdenkacea76a2002-09-20 09:17:33 +0000157
Stefan Roese8a316c92005-08-01 16:49:12 +0200158#undef CONFIG_BOOTARGS
wdenkacea76a2002-09-20 09:17:33 +0000159
Stefan Roese8a316c92005-08-01 16:49:12 +0200160#define CONFIG_EXTRA_ENV_SETTINGS \
161 "netdev=eth0\0" \
162 "hostname=ebony\0" \
163 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100164 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +0200165 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100166 "addip=setenv bootargs ${bootargs} " \
167 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
168 ":${hostname}:${netdev}:off panic=1\0" \
169 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese8a316c92005-08-01 16:49:12 +0200170 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100171 "bootm ${kernel_addr}\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +0200172 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100173 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
174 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese8a316c92005-08-01 16:49:12 +0200175 "bootm\0" \
176 "rootpath=/opt/eldk/ppc_4xx\0" \
177 "bootfile=/tftpboot/ebony/uImage\0" \
178 "kernel_addr=ff800000\0" \
179 "ramdisk_addr=ff810000\0" \
180 "load=tftp 100000 /tftpboot/ebony/u-boot.bin\0" \
181 "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
182 "cp.b 100000 fffc0000 40000;" \
183 "setenv filesize;saveenv\0" \
184 "upd=run load;run update\0" \
185 ""
186#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkacea76a2002-09-20 09:17:33 +0000187
Stefan Roese8a316c92005-08-01 16:49:12 +0200188#if 0
189#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
190#else
191#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
192#endif
193
194#define CONFIG_BAUDRATE 115200
wdenkacea76a2002-09-20 09:17:33 +0000195
196#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
197#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
198
199#define CONFIG_MII 1 /* MII PHY management */
200#define CONFIG_PHY_ADDR 8 /* PHY address */
Stefan Roese4a3cd9e2005-09-07 16:21:12 +0200201#define CONFIG_HAS_ETH1
202#define CONFIG_PHY1_ADDR 9 /* EMAC1 PHY address */
203#define CONFIG_NET_MULTI 1
204#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
wdenkacea76a2002-09-20 09:17:33 +0000205
Stefan Roese1e25f952005-10-20 16:34:28 +0200206#define CONFIG_NETCONSOLE /* include NetConsole support */
207
wdenkacea76a2002-09-20 09:17:33 +0000208#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200209 CFG_CMD_ASKENV | \
wdenkacea76a2002-09-20 09:17:33 +0000210 CFG_CMD_DATE | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200211 CFG_CMD_DHCP | \
212 CFG_CMD_DIAG | \
213 CFG_CMD_ELF | \
Stefan Roese4f92ed52006-08-07 14:33:32 +0200214 CFG_CMD_EEPROM | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200215 CFG_CMD_I2C | \
216 CFG_CMD_IRQ | \
217 CFG_CMD_MII | \
218 CFG_CMD_NET | \
219 CFG_CMD_NFS | \
220 CFG_CMD_PCI | \
221 CFG_CMD_PING | \
222 CFG_CMD_REGINFO | \
223 CFG_CMD_SDRAM | \
224 CFG_CMD_SNTP )
wdenkacea76a2002-09-20 09:17:33 +0000225
226/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
227#include <cmd_confdefs.h>
228
229#undef CONFIG_WATCHDOG /* watchdog disabled */
230
231/*
232 * Miscellaneous configurable options
233 */
234#define CFG_LONGHELP /* undef to save memory */
235#define CFG_PROMPT "=> " /* Monitor Command Prompt */
236#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
237#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
238#else
239#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
240#endif
241#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
242#define CFG_MAXARGS 16 /* max number of command args */
243#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
244
245#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
246#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
247
248#define CFG_LOAD_ADDR 0x100000 /* default load address */
249#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
250
251#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
252
Stefan Roese4f92ed52006-08-07 14:33:32 +0200253#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Stefan Roese8a316c92005-08-01 16:49:12 +0200254#define CONFIG_LOOPW 1 /* enable loopw command */
Stefan Roese4f92ed52006-08-07 14:33:32 +0200255#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Stefan Roese8a316c92005-08-01 16:49:12 +0200256#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
257#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
258
wdenkacea76a2002-09-20 09:17:33 +0000259/*-----------------------------------------------------------------------
260 * PCI stuff
261 *-----------------------------------------------------------------------
262 */
263/* General PCI */
264#define CONFIG_PCI /* include pci support */
265#define CONFIG_PCI_PNP /* do pci plug-and-play */
266#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
267#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE */
268
269/* Board-specific PCI */
270#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
271#define CFG_PCI_TARGET_INIT /* let board init pci target */
272
Stefan Roese8a316c92005-08-01 16:49:12 +0200273#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
wdenkacea76a2002-09-20 09:17:33 +0000274#define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
275
276/*
277 * For booting Linux, the board info and command line data
278 * have to be in the first 8 MB of memory, since this is
279 * the maximum mapped by the Linux kernel during initialization.
280 */
281#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
282/*-----------------------------------------------------------------------
283 * Cache Configuration
284 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200285#define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
wdenkacea76a2002-09-20 09:17:33 +0000286#define CFG_CACHELINE_SIZE 32 /* ... */
287#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
288#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
289#endif
290
291/*
292 * Internal Definitions
293 *
294 * Boot Flags
295 */
296#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
297#define BOOTFLAG_WARM 0x02 /* Software reboot */
298
299#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
300#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
301#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
302#endif
303#endif /* __CONFIG_H */