blob: 28abd6e1533709962377b5ff0cca65a12cb321bc [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
Stefan Roese8a316c92005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
wdenk0f8c9762002-08-19 11:57:05 +00004 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Wolfgang Denk095b8a32005-08-02 17:06:17 +020037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_WALNUT 1 /* ...on a WALNUT board */
39 /* ...and on a SYCAMORE board */
wdenk0f8c9762002-08-19 11:57:05 +000040
wdenkc837dcb2004-01-20 23:12:12 +000041#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenk0f8c9762002-08-19 11:57:05 +000042
Wolfgang Denk095b8a32005-08-02 17:06:17 +020043#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk0f8c9762002-08-19 11:57:05 +000044
Wolfgang Denk095b8a32005-08-02 17:06:17 +020045#define CONFIG_PREBOOT "echo;" \
Stefan Roese8a316c92005-08-01 16:49:12 +020046 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
47 "echo"
wdenk0f8c9762002-08-19 11:57:05 +000048
Stefan Roese8a316c92005-08-01 16:49:12 +020049#undef CONFIG_BOOTARGS
wdenk0f8c9762002-08-19 11:57:05 +000050
Wolfgang Denk095b8a32005-08-02 17:06:17 +020051#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese8a316c92005-08-01 16:49:12 +020052 "netdev=eth0\0" \
53 "hostname=walnut\0" \
54 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010055 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +020056 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010057 "addip=setenv bootargs ${bootargs} " \
58 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
59 ":${hostname}:${netdev}:off panic=1\0" \
60 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese8a316c92005-08-01 16:49:12 +020061 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010062 "bootm ${kernel_addr}\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +020063 "flash_self=run ramargs addip addtty;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010064 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
65 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Wolfgang Denk095b8a32005-08-02 17:06:17 +020066 "bootm\0" \
Stefan Roese8a316c92005-08-01 16:49:12 +020067 "rootpath=/opt/eldk/ppc_4xx\0" \
68 "bootfile=/tftpboot/walnut/uImage\0" \
69 "kernel_addr=fff80000\0" \
70 "ramdisk_addr=fff80000\0" \
71 "load=tftp 100000 /tftpboot/walnut/u-boot.bin\0" \
72 "update=protect off fffc0000 ffffffff;era fffc0000 ffffffff;" \
Wolfgang Denk095b8a32005-08-02 17:06:17 +020073 "cp.b 100000 fffc0000 40000;" \
Stefan Roese8a316c92005-08-01 16:49:12 +020074 "setenv filesize;saveenv\0" \
75 "upd=run load;run update\0" \
76 ""
77#define CONFIG_BOOTCOMMAND "run net_nfs"
wdenk0f8c9762002-08-19 11:57:05 +000078
79#if 0
Stefan Roese8a316c92005-08-01 16:49:12 +020080#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
wdenk0f8c9762002-08-19 11:57:05 +000081#else
Stefan Roese8a316c92005-08-01 16:49:12 +020082#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk0f8c9762002-08-19 11:57:05 +000083#endif
84
Stefan Roese8a316c92005-08-01 16:49:12 +020085#define CONFIG_BAUDRATE 115200
86
wdenk0f8c9762002-08-19 11:57:05 +000087#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
88#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
89
90#define CONFIG_MII 1 /* MII PHY management */
Wolfgang Denk095b8a32005-08-02 17:06:17 +020091#define CONFIG_PHY_ADDR 1 /* PHY address */
wdenk0f8c9762002-08-19 11:57:05 +000092
Stefan Roese4f92ed52006-08-07 14:33:32 +020093#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
94
95#define CONFIG_NETCONSOLE /* include NetConsole support */
96#define CONFIG_NET_MULTI /* needed for NetConsole */
97
wdenk0f8c9762002-08-19 11:57:05 +000098#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Walnut */
99
100#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200101 CFG_CMD_ASKENV | \
wdenk0f8c9762002-08-19 11:57:05 +0000102 CFG_CMD_DATE | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200103 CFG_CMD_DHCP | \
104 CFG_CMD_DIAG | \
Stefan Roese4f92ed52006-08-07 14:33:32 +0200105 CFG_CMD_EEPROM | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200106 CFG_CMD_ELF | \
107 CFG_CMD_I2C | \
108 CFG_CMD_IRQ | \
109 CFG_CMD_MII | \
110 CFG_CMD_NET | \
111 CFG_CMD_NFS | \
112 CFG_CMD_PCI | \
113 CFG_CMD_PING | \
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200114 CFG_CMD_REGINFO | \
Stefan Roese8a316c92005-08-01 16:49:12 +0200115 CFG_CMD_SDRAM | \
116 CFG_CMD_SNTP )
wdenk0f8c9762002-08-19 11:57:05 +0000117
118/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
119#include <cmd_confdefs.h>
120
121#undef CONFIG_WATCHDOG /* watchdog disabled */
122
123#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
124
125/*
126 * Miscellaneous configurable options
127 */
128#define CFG_LONGHELP /* undef to save memory */
129#define CFG_PROMPT "=> " /* Monitor Command Prompt */
130#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200131#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000132#else
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200133#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +0000134#endif
135#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
136#define CFG_MAXARGS 16 /* max number of command args */
137#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
138
139#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
140#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
141
142/*
143 * If CFG_EXT_SERIAL_CLOCK, then the UART divisor is 1.
144 * If CFG_405_UART_ERRATA_59, then UART divisor is 31.
145 * Otherwise, UART divisor is determined by CPU Clock and CFG_BASE_BAUD value.
146 * The Linux BASE_BAUD define should match this configuration.
147 * baseBaud = cpuClock/(uartDivisor*16)
148 * If CFG_405_UART_ERRATA_59 and 200MHz CPU clock,
149 * set Linux BASE_BAUD to 403200.
150 */
Stefan Roese8a316c92005-08-01 16:49:12 +0200151#undef CONFIG_SERIAL_SOFTWARE_FIFO
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200152#undef CFG_EXT_SERIAL_CLOCK /* external serial clock */
153#undef CFG_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
154#define CFG_BASE_BAUD 691200
wdenk0f8c9762002-08-19 11:57:05 +0000155
156/* The following table includes the supported baudrates */
157#define CFG_BAUDRATE_TABLE \
158 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
159
160#define CFG_LOAD_ADDR 0x100000 /* default load address */
161#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
162
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200163#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +0000164
Stefan Roese4f92ed52006-08-07 14:33:32 +0200165#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200166#define CONFIG_LOOPW 1 /* enable loopw command */
Stefan Roese4f92ed52006-08-07 14:33:32 +0200167#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Stefan Roese8a316c92005-08-01 16:49:12 +0200168#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
169#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
170
Stefan Roese8a316c92005-08-01 16:49:12 +0200171/*-----------------------------------------------------------------------
172 * I2C stuff
173 *-----------------------------------------------------------------------
174 */
wdenk0f8c9762002-08-19 11:57:05 +0000175#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200176#undef CONFIG_SOFT_I2C /* I2C bit-banged */
wdenk0f8c9762002-08-19 11:57:05 +0000177#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
178#define CFG_I2C_SLAVE 0x7F
179
Stefan Roese4f92ed52006-08-07 14:33:32 +0200180#define CFG_I2C_MULTI_EEPROMS
181#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
182#define CFG_I2C_EEPROM_ADDR_LEN 1
183#define CFG_EEPROM_PAGE_WRITE_ENABLE
184#define CFG_EEPROM_PAGE_WRITE_BITS 3
185#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
186
wdenk0f8c9762002-08-19 11:57:05 +0000187/*-----------------------------------------------------------------------
188 * PCI stuff
189 *-----------------------------------------------------------------------
190 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200191#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
192#define PCI_HOST_FORCE 1 /* configure as pci host */
193#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk0f8c9762002-08-19 11:57:05 +0000194
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200195#define CONFIG_PCI /* include pci support */
196#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
197#define CONFIG_PCI_PNP /* do pci plug-and-play */
198 /* resource configuration */
Stefan Roese8a316c92005-08-01 16:49:12 +0200199#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0f8c9762002-08-19 11:57:05 +0000200
Stefan Roese8a316c92005-08-01 16:49:12 +0200201#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
202#define CFG_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200203#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
204#define CFG_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
205#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
206#define CFG_PCI_PTM2LA 0x00000000 /* disabled */
207#define CFG_PCI_PTM2MS 0x00000000 /* disabled */
208#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk0f8c9762002-08-19 11:57:05 +0000209
210/*-----------------------------------------------------------------------
wdenk0f8c9762002-08-19 11:57:05 +0000211 * Start addresses for the final memory configuration
212 * (Set up by the startup code)
213 * Please note that CFG_SDRAM_BASE _must_ start at 0
214 */
215#define CFG_SDRAM_BASE 0x00000000
216#define CFG_FLASH_BASE 0xFFF80000
wdenk5d232d02003-05-22 22:52:13 +0000217#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
wdenk0f8c9762002-08-19 11:57:05 +0000218#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
Stefan Roese8a316c92005-08-01 16:49:12 +0200219#define CFG_MONITOR_BASE (-CFG_MONITOR_LEN)
220
221/*
222 * Define here the location of the environment variables (FLASH or NVRAM).
223 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200224 * supported for backward compatibility.
Stefan Roese8a316c92005-08-01 16:49:12 +0200225 */
226#if 1
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200227#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese8a316c92005-08-01 16:49:12 +0200228#else
229#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
230#endif
wdenk0f8c9762002-08-19 11:57:05 +0000231
232/*
233 * For booting Linux, the board info and command line data
234 * have to be in the first 8 MB of memory, since this is
235 * the maximum mapped by the Linux kernel during initialization.
236 */
237#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese8a316c92005-08-01 16:49:12 +0200238
wdenk0f8c9762002-08-19 11:57:05 +0000239/*-----------------------------------------------------------------------
240 * FLASH organization
241 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200242#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* FLASH bank #0 */
243#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
Stefan Roese8a316c92005-08-01 16:49:12 +0200244
wdenk0f8c9762002-08-19 11:57:05 +0000245#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
246#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
247
248#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
249#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
250
Stefan Roese8a316c92005-08-01 16:49:12 +0200251#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
252
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200253#define CFG_FLASH_ADDR0 0x5555
254#define CFG_FLASH_ADDR1 0x2aaa
255#define CFG_FLASH_WORD_SIZE unsigned char
Stefan Roese8a316c92005-08-01 16:49:12 +0200256
wdenk0f8c9762002-08-19 11:57:05 +0000257#ifdef CFG_ENV_IS_IN_FLASH
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200258#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Stefan Roese8a316c92005-08-01 16:49:12 +0200259#define CFG_ENV_ADDR (CFG_MONITOR_BASE-CFG_ENV_SECT_SIZE)
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200260#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese8a316c92005-08-01 16:49:12 +0200261
262/* Address and size of Redundant Environment Sector */
263#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
264#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
265#endif /* CFG_ENV_IS_IN_FLASH */
266
wdenk0f8c9762002-08-19 11:57:05 +0000267/*-----------------------------------------------------------------------
268 * NVRAM organization
269 */
270#define CFG_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
271#define CFG_NVRAM_SIZE 0x1ff8 /* NVRAM size */
272
273#ifdef CFG_ENV_IS_IN_NVRAM
274#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
275#define CFG_ENV_ADDR \
276 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
277#endif
Stefan Roese8a316c92005-08-01 16:49:12 +0200278
wdenk0f8c9762002-08-19 11:57:05 +0000279/*-----------------------------------------------------------------------
280 * Cache Configuration
281 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200282#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
Stefan Roese8a316c92005-08-01 16:49:12 +0200283 /* have only 8kB, 16kB is save here */
wdenk0f8c9762002-08-19 11:57:05 +0000284#define CFG_CACHELINE_SIZE 32 /* ... */
285#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
286#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
287#endif
288
Stefan Roese8a316c92005-08-01 16:49:12 +0200289/*-----------------------------------------------------------------------
290 * External Bus Controller (EBC) Setup
wdenk0f8c9762002-08-19 11:57:05 +0000291 */
292
Stefan Roese8a316c92005-08-01 16:49:12 +0200293/* Memory Bank 0 (Flash Bank 0) initialization */
294#define CFG_EBC_PB0AP 0x9B015480
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200295#define CFG_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000296
Stefan Roese8a316c92005-08-01 16:49:12 +0200297#define CFG_EBC_PB1AP 0x02815480
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200298#define CFG_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000299
Stefan Roese8a316c92005-08-01 16:49:12 +0200300#define CFG_EBC_PB2AP 0x04815A80
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200301#define CFG_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese8a316c92005-08-01 16:49:12 +0200302
303#define CFG_EBC_PB3AP 0x01815280
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200304#define CFG_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese8a316c92005-08-01 16:49:12 +0200305
306#define CFG_EBC_PB7AP 0x01815280
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200307#define CFG_EBC_PB7CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000308
309/*-----------------------------------------------------------------------
Stefan Roese8a316c92005-08-01 16:49:12 +0200310 * External peripheral base address
311 *-----------------------------------------------------------------------
312 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200313#define CFG_KEY_REG_BASE_ADDR 0xF0100000
314#define CFG_IR_REG_BASE_ADDR 0xF0200000
315#define CFG_FPGA_REG_BASE_ADDR 0xF0300000
Stefan Roese8a316c92005-08-01 16:49:12 +0200316
317/*-----------------------------------------------------------------------
318 * Definitions for initial stack pointer and data area
wdenk0f8c9762002-08-19 11:57:05 +0000319 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200320#define CFG_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
wdenk0f8c9762002-08-19 11:57:05 +0000321
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200322#define CFG_INIT_RAM_ADDR 0x40000000 /* inside of SDRAM */
323#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
wdenk0f8c9762002-08-19 11:57:05 +0000324#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
325#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200326#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000327
328/*-----------------------------------------------------------------------
329 * Definitions for Serial Presence Detect EEPROM address
330 * (to get SDRAM settings)
331 */
Wolfgang Denk095b8a32005-08-02 17:06:17 +0200332#define SPD_EEPROM_ADDRESS 0x50
wdenk0f8c9762002-08-19 11:57:05 +0000333
334/*
335 * Internal Definitions
336 *
337 * Boot Flags
338 */
339#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
340#define BOOTFLAG_WARM 0x02 /* Software reboot */
341
342#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
343#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
344#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
345#endif
346#endif /* __CONFIG_H */