blob: 9375681187c39e5028d684cb1672c36ec3018da3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Simon Glass99c15652015-08-30 16:55:31 -06002/*
3 * (C) Copyright 2015 Google, Inc
Simon Glass99c15652015-08-30 16:55:31 -06004 */
5
6#include <common.h>
David Wuef4cf5a2017-09-20 14:28:19 +08007#include <bitfield.h>
Stephen Warren135aa952016-06-17 09:44:00 -06008#include <clk-uclass.h>
Simon Glass99c15652015-08-30 16:55:31 -06009#include <dm.h>
Simon Glass2d143bd2016-07-04 11:58:29 -060010#include <dt-structs.h>
Simon Glass99c15652015-08-30 16:55:31 -060011#include <errno.h>
Simon Glass2d143bd2016-07-04 11:58:29 -060012#include <mapmem.h>
Simon Glass99c15652015-08-30 16:55:31 -060013#include <syscon.h>
14#include <asm/io.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/cru_rk3288.h>
17#include <asm/arch/grf_rk3288.h>
18#include <asm/arch/hardware.h>
Simon Glass898d6432016-01-21 19:43:38 -070019#include <dt-bindings/clock/rk3288-cru.h>
Simon Glass64b7faa2016-01-21 19:43:41 -070020#include <dm/device-internal.h>
Simon Glass99c15652015-08-30 16:55:31 -060021#include <dm/lists.h>
Simon Glass64b7faa2016-01-21 19:43:41 -070022#include <dm/uclass-internal.h>
Heiko Stübnerabd01282016-07-22 23:51:06 +020023#include <linux/log2.h>
Simon Glass99c15652015-08-30 16:55:31 -060024
25DECLARE_GLOBAL_DATA_PTR;
26
Simon Glass2d143bd2016-07-04 11:58:29 -060027struct rk3288_clk_plat {
28#if CONFIG_IS_ENABLED(OF_PLATDATA)
29 struct dtd_rockchip_rk3288_cru dtd;
30#endif
31};
32
Simon Glass99c15652015-08-30 16:55:31 -060033struct pll_div {
34 u32 nr;
35 u32 nf;
36 u32 no;
37};
38
39enum {
40 VCO_MAX_HZ = 2200U * 1000000,
41 VCO_MIN_HZ = 440 * 1000000,
42 OUTPUT_MAX_HZ = 2200U * 1000000,
43 OUTPUT_MIN_HZ = 27500000,
44 FREF_MAX_HZ = 2200U * 1000000,
Heiko Stübnerc3f03ff2016-07-16 00:17:17 +020045 FREF_MIN_HZ = 269 * 1000,
Simon Glass99c15652015-08-30 16:55:31 -060046};
47
48enum {
49 /* PLL CON0 */
50 PLL_OD_MASK = 0x0f,
51
52 /* PLL CON1 */
53 PLL_NF_MASK = 0x1fff,
54
55 /* PLL CON2 */
56 PLL_BWADJ_MASK = 0x0fff,
57
58 /* PLL CON3 */
59 PLL_RESET_SHIFT = 5,
60
Simon Glassdae594f2016-01-21 19:45:17 -070061 /* CLKSEL0 */
Simon Glassdae594f2016-01-21 19:45:17 -070062 CORE_SEL_PLL_SHIFT = 15,
Simon Glassb223c1a2017-05-31 17:57:31 -060063 CORE_SEL_PLL_MASK = 1 << CORE_SEL_PLL_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070064 A17_DIV_SHIFT = 8,
Simon Glassb223c1a2017-05-31 17:57:31 -060065 A17_DIV_MASK = 0x1f << A17_DIV_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070066 MP_DIV_SHIFT = 4,
Simon Glassb223c1a2017-05-31 17:57:31 -060067 MP_DIV_MASK = 0xf << MP_DIV_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070068 M0_DIV_SHIFT = 0,
Simon Glassb223c1a2017-05-31 17:57:31 -060069 M0_DIV_MASK = 0xf << M0_DIV_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070070
Simon Glass99c15652015-08-30 16:55:31 -060071 /* CLKSEL1: pd bus clk pll sel: codec or general */
72 PD_BUS_SEL_PLL_MASK = 15,
73 PD_BUS_SEL_CPLL = 0,
74 PD_BUS_SEL_GPLL,
75
76 /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
77 PD_BUS_PCLK_DIV_SHIFT = 12,
Simon Glassb223c1a2017-05-31 17:57:31 -060078 PD_BUS_PCLK_DIV_MASK = 7 << PD_BUS_PCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060079
80 /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
81 PD_BUS_HCLK_DIV_SHIFT = 8,
Simon Glassb223c1a2017-05-31 17:57:31 -060082 PD_BUS_HCLK_DIV_MASK = 3 << PD_BUS_HCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060083
84 /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
85 PD_BUS_ACLK_DIV0_SHIFT = 3,
Simon Glassb223c1a2017-05-31 17:57:31 -060086 PD_BUS_ACLK_DIV0_MASK = 0x1f << PD_BUS_ACLK_DIV0_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060087 PD_BUS_ACLK_DIV1_SHIFT = 0,
Simon Glassb223c1a2017-05-31 17:57:31 -060088 PD_BUS_ACLK_DIV1_MASK = 0x7 << PD_BUS_ACLK_DIV1_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060089
90 /*
91 * CLKSEL10
92 * peripheral bus pclk div:
93 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
94 */
Simon Glassc87c1292016-01-21 19:45:15 -070095 PERI_SEL_PLL_SHIFT = 15,
Simon Glassb223c1a2017-05-31 17:57:31 -060096 PERI_SEL_PLL_MASK = 1 << PERI_SEL_PLL_SHIFT,
Simon Glassc87c1292016-01-21 19:45:15 -070097 PERI_SEL_CPLL = 0,
98 PERI_SEL_GPLL,
99
Simon Glass99c15652015-08-30 16:55:31 -0600100 PERI_PCLK_DIV_SHIFT = 12,
Simon Glassb223c1a2017-05-31 17:57:31 -0600101 PERI_PCLK_DIV_MASK = 3 << PERI_PCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -0600102
103 /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
104 PERI_HCLK_DIV_SHIFT = 8,
Simon Glassb223c1a2017-05-31 17:57:31 -0600105 PERI_HCLK_DIV_MASK = 3 << PERI_HCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -0600106
107 /*
108 * peripheral bus aclk div:
109 * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
110 */
111 PERI_ACLK_DIV_SHIFT = 0,
Simon Glassb223c1a2017-05-31 17:57:31 -0600112 PERI_ACLK_DIV_MASK = 0x1f << PERI_ACLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -0600113
David Wuef4cf5a2017-09-20 14:28:19 +0800114 /*
115 * CLKSEL24
116 * saradc_div_con:
117 * clk_saradc=24MHz/(saradc_div_con+1)
118 */
119 CLK_SARADC_DIV_CON_SHIFT = 8,
120 CLK_SARADC_DIV_CON_MASK = GENMASK(15, 8),
121 CLK_SARADC_DIV_CON_WIDTH = 8,
122
Simon Glass99c15652015-08-30 16:55:31 -0600123 SOCSTS_DPLL_LOCK = 1 << 5,
124 SOCSTS_APLL_LOCK = 1 << 6,
125 SOCSTS_CPLL_LOCK = 1 << 7,
126 SOCSTS_GPLL_LOCK = 1 << 8,
127 SOCSTS_NPLL_LOCK = 1 << 9,
128};
129
Simon Glass99c15652015-08-30 16:55:31 -0600130#define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
131
132#define PLL_DIVISORS(hz, _nr, _no) {\
133 .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
134 _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
135 (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
136 "divisors on line " __stringify(__LINE__));
137
138/* Keep divisors as low as possible to reduce jitter and power usage */
139static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
140static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
141static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
142
143static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
144 const struct pll_div *div)
145{
146 int pll_id = rk_pll_id(clk_id);
147 struct rk3288_pll *pll = &cru->pll[pll_id];
148 /* All PLLs have same VCO and output frequency range restrictions. */
149 uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
150 uint output_hz = vco_hz / div->no;
151
Simon Glassc87c1292016-01-21 19:45:15 -0700152 debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
153 (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
Simon Glass99c15652015-08-30 16:55:31 -0600154 assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
155 output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
156 (div->no == 1 || !(div->no % 2)));
157
Simon Glassc87c1292016-01-21 19:45:15 -0700158 /* enter reset */
Simon Glass99c15652015-08-30 16:55:31 -0600159 rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
160
Simon Glassb223c1a2017-05-31 17:57:31 -0600161 rk_clrsetreg(&pll->con0, CLKR_MASK | PLL_OD_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600162 ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
163 rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
164 rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
165
166 udelay(10);
167
Simon Glassc87c1292016-01-21 19:45:15 -0700168 /* return from reset */
Simon Glass99c15652015-08-30 16:55:31 -0600169 rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
170
171 return 0;
172}
173
Simon Glass99c15652015-08-30 16:55:31 -0600174static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
175 unsigned int hz)
176{
177 static const struct pll_div dpll_cfg[] = {
178 {.nf = 25, .nr = 2, .no = 1},
179 {.nf = 400, .nr = 9, .no = 2},
180 {.nf = 500, .nr = 9, .no = 2},
181 {.nf = 100, .nr = 3, .no = 1},
182 };
183 int cfg;
184
Simon Glass99c15652015-08-30 16:55:31 -0600185 switch (hz) {
186 case 300000000:
187 cfg = 0;
188 break;
189 case 533000000: /* actually 533.3P MHz */
190 cfg = 1;
191 break;
192 case 666000000: /* actually 666.6P MHz */
193 cfg = 2;
194 break;
195 case 800000000:
196 cfg = 3;
197 break;
198 default:
Simon Glassc87c1292016-01-21 19:45:15 -0700199 debug("Unsupported SDRAM frequency");
Simon Glass99c15652015-08-30 16:55:31 -0600200 return -EINVAL;
201 }
202
203 /* pll enter slow-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600204 rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600205 DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
206
207 rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
208
209 /* wait for pll lock */
210 while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
211 udelay(1);
212
213 /* PLL enter normal-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600214 rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
Simon Glass009741f2016-01-21 19:45:01 -0700215 DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
Simon Glass99c15652015-08-30 16:55:31 -0600216
217 return 0;
218}
219
Simon Glass830a6082016-01-21 19:45:02 -0700220#ifndef CONFIG_SPL_BUILD
221#define VCO_MAX_KHZ 2200000
222#define VCO_MIN_KHZ 440000
223#define FREF_MAX_KHZ 2200000
224#define FREF_MIN_KHZ 269
225
226static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
227{
228 uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
229 uint fref_khz;
230 uint diff_khz, best_diff_khz;
231 const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
232 uint vco_khz;
233 uint no = 1;
234 uint freq_khz = freq_hz / 1000;
235
236 if (!freq_hz) {
237 printf("%s: the frequency can not be 0 Hz\n", __func__);
238 return -EINVAL;
239 }
240
241 no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
242 if (ext_div) {
243 *ext_div = DIV_ROUND_UP(no, max_no);
244 no = DIV_ROUND_UP(no, *ext_div);
245 }
246
247 /* only even divisors (and 1) are supported */
248 if (no > 1)
249 no = DIV_ROUND_UP(no, 2) * 2;
250
251 vco_khz = freq_khz * no;
252 if (ext_div)
253 vco_khz *= *ext_div;
254
255 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
256 printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
257 __func__, freq_hz);
258 return -1;
259 }
260
261 div->no = no;
262
263 best_diff_khz = vco_khz;
264 for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
265 fref_khz = ref_khz / nr;
266 if (fref_khz < FREF_MIN_KHZ)
267 break;
268 if (fref_khz > FREF_MAX_KHZ)
269 continue;
270
271 nf = vco_khz / fref_khz;
272 if (nf >= max_nf)
273 continue;
274 diff_khz = vco_khz - nf * fref_khz;
275 if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
276 nf++;
277 diff_khz = fref_khz - diff_khz;
278 }
279
280 if (diff_khz >= best_diff_khz)
281 continue;
282
283 best_diff_khz = diff_khz;
284 div->nr = nr;
285 div->nf = nf;
286 }
287
288 if (best_diff_khz > 4 * 1000) {
289 printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
290 __func__, freq_hz, best_diff_khz * 1000);
291 return -EINVAL;
292 }
293
294 return 0;
295}
296
David Wu01c60ea2018-01-13 14:06:33 +0800297static int rockchip_mac_set_clk(struct rk3288_cru *cru, uint freq)
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100298{
David Wu01c60ea2018-01-13 14:06:33 +0800299 ulong ret;
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100300
David Wu01c60ea2018-01-13 14:06:33 +0800301 /*
302 * The gmac clock can be derived either from an external clock
303 * or can be generated from internally by a divider from SCLK_MAC.
304 */
305 if (readl(&cru->cru_clksel_con[21]) & RMII_EXTCLK_MASK) {
306 /* An external clock will always generate the right rate... */
307 ret = freq;
308 } else {
309 u32 con = readl(&cru->cru_clksel_con[21]);
310 ulong pll_rate;
311 u8 div;
312
313 if (((con >> EMAC_PLL_SHIFT) & EMAC_PLL_MASK) ==
314 EMAC_PLL_SELECT_GENERAL)
315 pll_rate = GPLL_HZ;
316 else if (((con >> EMAC_PLL_SHIFT) & EMAC_PLL_MASK) ==
317 EMAC_PLL_SELECT_CODEC)
318 pll_rate = CPLL_HZ;
319 else
320 pll_rate = NPLL_HZ;
321
322 div = DIV_ROUND_UP(pll_rate, freq) - 1;
323 if (div <= 0x1f)
324 rk_clrsetreg(&cru->cru_clksel_con[21], MAC_DIV_CON_MASK,
325 div << MAC_DIV_CON_SHIFT);
326 else
327 debug("Unsupported div for gmac:%d\n", div);
328
329 return DIV_TO_RATE(pll_rate, div);
330 }
331
332 return ret;
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100333}
334
Simon Glass830a6082016-01-21 19:45:02 -0700335static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
336 int periph, unsigned int rate_hz)
337{
338 struct pll_div npll_config = {0};
339 u32 lcdc_div;
340 int ret;
341
342 ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
343 if (ret)
344 return ret;
345
Simon Glassb223c1a2017-05-31 17:57:31 -0600346 rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK,
Simon Glass830a6082016-01-21 19:45:02 -0700347 NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
348 rkclk_set_pll(cru, CLK_NEW, &npll_config);
349
350 /* waiting for pll lock */
351 while (1) {
352 if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
353 break;
354 udelay(1);
355 }
356
Simon Glassb223c1a2017-05-31 17:57:31 -0600357 rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK,
Simon Glass830a6082016-01-21 19:45:02 -0700358 NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
359
360 /* vop dclk source clk: npll,dclk_div: 1 */
361 switch (periph) {
362 case DCLK_VOP0:
363 rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
364 (lcdc_div - 1) << 8 | 2 << 0);
365 break;
366 case DCLK_VOP1:
367 rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
368 (lcdc_div - 1) << 8 | 2 << 6);
369 break;
370 }
371
372 return 0;
373}
Simon Glassd3cb46a2017-05-31 17:57:32 -0600374#endif /* CONFIG_SPL_BUILD */
Simon Glass830a6082016-01-21 19:45:02 -0700375
Simon Glass99c15652015-08-30 16:55:31 -0600376static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
377{
378 u32 aclk_div;
379 u32 hclk_div;
380 u32 pclk_div;
381
382 /* pll enter slow-mode */
383 rk_clrsetreg(&cru->cru_mode_con,
Simon Glassb223c1a2017-05-31 17:57:31 -0600384 GPLL_MODE_MASK | CPLL_MODE_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600385 GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
386 CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
387
388 /* init pll */
389 rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
390 rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
391
392 /* waiting for pll lock */
393 while ((readl(&grf->soc_status[1]) &
394 (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
395 (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
396 udelay(1);
397
398 /*
399 * pd_bus clock pll source selection and
400 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
401 */
402 aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
403 assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
404 hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
405 assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
406 PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
407
408 pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
409 assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
410 PD_BUS_ACLK_HZ && pclk_div < 0x7);
411
412 rk_clrsetreg(&cru->cru_clksel_con[1],
Simon Glassb223c1a2017-05-31 17:57:31 -0600413 PD_BUS_PCLK_DIV_MASK | PD_BUS_HCLK_DIV_MASK |
414 PD_BUS_ACLK_DIV0_MASK | PD_BUS_ACLK_DIV1_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600415 pclk_div << PD_BUS_PCLK_DIV_SHIFT |
416 hclk_div << PD_BUS_HCLK_DIV_SHIFT |
417 aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
418 0 << 0);
419
420 /*
421 * peri clock pll source selection and
422 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
423 */
424 aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
425 assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
426
Heiko Stübnerabd01282016-07-22 23:51:06 +0200427 hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
Simon Glass99c15652015-08-30 16:55:31 -0600428 assert((1 << hclk_div) * PERI_HCLK_HZ ==
429 PERI_ACLK_HZ && (hclk_div < 0x4));
430
Heiko Stübnerabd01282016-07-22 23:51:06 +0200431 pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
Simon Glass99c15652015-08-30 16:55:31 -0600432 assert((1 << pclk_div) * PERI_PCLK_HZ ==
433 PERI_ACLK_HZ && (pclk_div < 0x4));
434
435 rk_clrsetreg(&cru->cru_clksel_con[10],
Simon Glassb223c1a2017-05-31 17:57:31 -0600436 PERI_PCLK_DIV_MASK | PERI_HCLK_DIV_MASK |
437 PERI_ACLK_DIV_MASK,
Simon Glassc87c1292016-01-21 19:45:15 -0700438 PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
Simon Glass99c15652015-08-30 16:55:31 -0600439 pclk_div << PERI_PCLK_DIV_SHIFT |
440 hclk_div << PERI_HCLK_DIV_SHIFT |
441 aclk_div << PERI_ACLK_DIV_SHIFT);
442
443 /* PLL enter normal-mode */
444 rk_clrsetreg(&cru->cru_mode_con,
Simon Glassb223c1a2017-05-31 17:57:31 -0600445 GPLL_MODE_MASK | CPLL_MODE_MASK,
Simon Glass009741f2016-01-21 19:45:01 -0700446 GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
447 CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
Simon Glass99c15652015-08-30 16:55:31 -0600448}
Simon Glass99c15652015-08-30 16:55:31 -0600449
Heiko Stübnerb339b5d2016-07-16 00:17:16 +0200450void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
Simon Glassdae594f2016-01-21 19:45:17 -0700451{
452 /* pll enter slow-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600453 rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700454 APLL_MODE_SLOW << APLL_MODE_SHIFT);
455
456 rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
457
458 /* waiting for pll lock */
459 while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
460 udelay(1);
461
462 /*
463 * core clock pll source selection and
464 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
465 * core clock select apll, apll clk = 1800MHz
466 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
467 */
468 rk_clrsetreg(&cru->cru_clksel_con[0],
Simon Glassb223c1a2017-05-31 17:57:31 -0600469 CORE_SEL_PLL_MASK | A17_DIV_MASK | MP_DIV_MASK |
470 M0_DIV_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700471 0 << A17_DIV_SHIFT |
472 3 << MP_DIV_SHIFT |
473 1 << M0_DIV_SHIFT);
474
475 /*
476 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
477 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
478 */
479 rk_clrsetreg(&cru->cru_clksel_con[37],
Simon Glassb223c1a2017-05-31 17:57:31 -0600480 CLK_L2RAM_DIV_MASK | ATCLK_CORE_DIV_CON_MASK |
481 PCLK_CORE_DBG_DIV_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700482 1 << CLK_L2RAM_DIV_SHIFT |
483 3 << ATCLK_CORE_DIV_CON_SHIFT |
484 3 << PCLK_CORE_DBG_DIV_SHIFT);
485
486 /* PLL enter normal-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600487 rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700488 APLL_MODE_NORMAL << APLL_MODE_SHIFT);
489}
490
Simon Glass99c15652015-08-30 16:55:31 -0600491/* Get pll rate by id */
492static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
493 enum rk_clk_id clk_id)
494{
495 uint32_t nr, no, nf;
496 uint32_t con;
497 int pll_id = rk_pll_id(clk_id);
498 struct rk3288_pll *pll = &cru->pll[pll_id];
499 static u8 clk_shift[CLK_COUNT] = {
Simon Glass009741f2016-01-21 19:45:01 -0700500 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
501 GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
Simon Glass99c15652015-08-30 16:55:31 -0600502 };
503 uint shift;
504
505 con = readl(&cru->cru_mode_con);
506 shift = clk_shift[clk_id];
Simon Glassb223c1a2017-05-31 17:57:31 -0600507 switch ((con >> shift) & CRU_MODE_MASK) {
Simon Glass009741f2016-01-21 19:45:01 -0700508 case APLL_MODE_SLOW:
Simon Glass99c15652015-08-30 16:55:31 -0600509 return OSC_HZ;
Simon Glass009741f2016-01-21 19:45:01 -0700510 case APLL_MODE_NORMAL:
Simon Glass99c15652015-08-30 16:55:31 -0600511 /* normal mode */
512 con = readl(&pll->con0);
Simon Glassb223c1a2017-05-31 17:57:31 -0600513 no = ((con & CLKOD_MASK) >> CLKOD_SHIFT) + 1;
514 nr = ((con & CLKR_MASK) >> CLKR_SHIFT) + 1;
Simon Glass99c15652015-08-30 16:55:31 -0600515 con = readl(&pll->con1);
Simon Glassb223c1a2017-05-31 17:57:31 -0600516 nf = ((con & CLKF_MASK) >> CLKF_SHIFT) + 1;
Simon Glass99c15652015-08-30 16:55:31 -0600517
518 return (24 * nf / (nr * no)) * 1000000;
Simon Glass009741f2016-01-21 19:45:01 -0700519 case APLL_MODE_DEEP:
Simon Glass99c15652015-08-30 16:55:31 -0600520 default:
521 return 32768;
522 }
523}
524
Simon Glass542635a2016-01-21 19:43:39 -0700525static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700526 int periph)
Simon Glass99c15652015-08-30 16:55:31 -0600527{
528 uint src_rate;
529 uint div, mux;
530 u32 con;
531
532 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700533 case HCLK_EMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800534 case SCLK_EMMC:
Simon Glass99c15652015-08-30 16:55:31 -0600535 con = readl(&cru->cru_clksel_con[12]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600536 mux = (con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT;
537 div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600538 break;
Simon Glass898d6432016-01-21 19:43:38 -0700539 case HCLK_SDMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800540 case SCLK_SDMMC:
Simon Glass898d6432016-01-21 19:43:38 -0700541 con = readl(&cru->cru_clksel_con[11]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600542 mux = (con & MMC0_PLL_MASK) >> MMC0_PLL_SHIFT;
543 div = (con & MMC0_DIV_MASK) >> MMC0_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600544 break;
Simon Glass898d6432016-01-21 19:43:38 -0700545 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800546 case SCLK_SDIO0:
Simon Glass99c15652015-08-30 16:55:31 -0600547 con = readl(&cru->cru_clksel_con[12]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600548 mux = (con & SDIO0_PLL_MASK) >> SDIO0_PLL_SHIFT;
549 div = (con & SDIO0_DIV_MASK) >> SDIO0_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600550 break;
551 default:
552 return -EINVAL;
553 }
554
Simon Glass542635a2016-01-21 19:43:39 -0700555 src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
Simon Glass99c15652015-08-30 16:55:31 -0600556 return DIV_TO_RATE(src_rate, div);
557}
558
Simon Glass542635a2016-01-21 19:43:39 -0700559static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700560 int periph, uint freq)
Simon Glass99c15652015-08-30 16:55:31 -0600561{
562 int src_clk_div;
563 int mux;
564
Simon Glass542635a2016-01-21 19:43:39 -0700565 debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
Kever Yang3a94d752017-07-27 12:54:01 +0800566 /* mmc clock default div 2 internal, need provide double in cru */
567 src_clk_div = DIV_ROUND_UP(gclk_rate / 2, freq);
Simon Glass99c15652015-08-30 16:55:31 -0600568
569 if (src_clk_div > 0x3f) {
Kever Yang3a94d752017-07-27 12:54:01 +0800570 src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, freq);
Kever Yang217273c2017-07-27 12:54:02 +0800571 assert(src_clk_div < 0x40);
Simon Glass99c15652015-08-30 16:55:31 -0600572 mux = EMMC_PLL_SELECT_24MHZ;
573 assert((int)EMMC_PLL_SELECT_24MHZ ==
574 (int)MMC0_PLL_SELECT_24MHZ);
575 } else {
576 mux = EMMC_PLL_SELECT_GENERAL;
577 assert((int)EMMC_PLL_SELECT_GENERAL ==
578 (int)MMC0_PLL_SELECT_GENERAL);
579 }
580 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700581 case HCLK_EMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800582 case SCLK_EMMC:
Simon Glass99c15652015-08-30 16:55:31 -0600583 rk_clrsetreg(&cru->cru_clksel_con[12],
Simon Glassb223c1a2017-05-31 17:57:31 -0600584 EMMC_PLL_MASK | EMMC_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600585 mux << EMMC_PLL_SHIFT |
586 (src_clk_div - 1) << EMMC_DIV_SHIFT);
587 break;
Simon Glass898d6432016-01-21 19:43:38 -0700588 case HCLK_SDMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800589 case SCLK_SDMMC:
Simon Glass99c15652015-08-30 16:55:31 -0600590 rk_clrsetreg(&cru->cru_clksel_con[11],
Simon Glassb223c1a2017-05-31 17:57:31 -0600591 MMC0_PLL_MASK | MMC0_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600592 mux << MMC0_PLL_SHIFT |
593 (src_clk_div - 1) << MMC0_DIV_SHIFT);
594 break;
Simon Glass898d6432016-01-21 19:43:38 -0700595 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800596 case SCLK_SDIO0:
Simon Glass99c15652015-08-30 16:55:31 -0600597 rk_clrsetreg(&cru->cru_clksel_con[12],
Simon Glassb223c1a2017-05-31 17:57:31 -0600598 SDIO0_PLL_MASK | SDIO0_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600599 mux << SDIO0_PLL_SHIFT |
600 (src_clk_div - 1) << SDIO0_DIV_SHIFT);
601 break;
602 default:
603 return -EINVAL;
604 }
605
Simon Glass542635a2016-01-21 19:43:39 -0700606 return rockchip_mmc_get_clk(cru, gclk_rate, periph);
Simon Glass99c15652015-08-30 16:55:31 -0600607}
608
Simon Glass542635a2016-01-21 19:43:39 -0700609static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700610 int periph)
Simon Glass99c15652015-08-30 16:55:31 -0600611{
612 uint div, mux;
613 u32 con;
614
615 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700616 case SCLK_SPI0:
Simon Glass99c15652015-08-30 16:55:31 -0600617 con = readl(&cru->cru_clksel_con[25]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600618 mux = (con & SPI0_PLL_MASK) >> SPI0_PLL_SHIFT;
619 div = (con & SPI0_DIV_MASK) >> SPI0_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600620 break;
Simon Glass898d6432016-01-21 19:43:38 -0700621 case SCLK_SPI1:
Simon Glass99c15652015-08-30 16:55:31 -0600622 con = readl(&cru->cru_clksel_con[25]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600623 mux = (con & SPI1_PLL_MASK) >> SPI1_PLL_SHIFT;
624 div = (con & SPI1_DIV_MASK) >> SPI1_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600625 break;
Simon Glass898d6432016-01-21 19:43:38 -0700626 case SCLK_SPI2:
Simon Glass99c15652015-08-30 16:55:31 -0600627 con = readl(&cru->cru_clksel_con[39]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600628 mux = (con & SPI2_PLL_MASK) >> SPI2_PLL_SHIFT;
629 div = (con & SPI2_DIV_MASK) >> SPI2_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600630 break;
631 default:
632 return -EINVAL;
633 }
634 assert(mux == SPI0_PLL_SELECT_GENERAL);
635
Simon Glass542635a2016-01-21 19:43:39 -0700636 return DIV_TO_RATE(gclk_rate, div);
Simon Glass99c15652015-08-30 16:55:31 -0600637}
638
Simon Glass542635a2016-01-21 19:43:39 -0700639static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700640 int periph, uint freq)
Simon Glass99c15652015-08-30 16:55:31 -0600641{
642 int src_clk_div;
643
Simon Glass542635a2016-01-21 19:43:39 -0700644 debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
Kever Yang217273c2017-07-27 12:54:02 +0800645 src_clk_div = DIV_ROUND_UP(gclk_rate, freq) - 1;
646 assert(src_clk_div < 128);
Simon Glass99c15652015-08-30 16:55:31 -0600647 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700648 case SCLK_SPI0:
Simon Glass99c15652015-08-30 16:55:31 -0600649 rk_clrsetreg(&cru->cru_clksel_con[25],
Simon Glassb223c1a2017-05-31 17:57:31 -0600650 SPI0_PLL_MASK | SPI0_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600651 SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
652 src_clk_div << SPI0_DIV_SHIFT);
653 break;
Simon Glass898d6432016-01-21 19:43:38 -0700654 case SCLK_SPI1:
Simon Glass99c15652015-08-30 16:55:31 -0600655 rk_clrsetreg(&cru->cru_clksel_con[25],
Simon Glassb223c1a2017-05-31 17:57:31 -0600656 SPI1_PLL_MASK | SPI1_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600657 SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
658 src_clk_div << SPI1_DIV_SHIFT);
659 break;
Simon Glass898d6432016-01-21 19:43:38 -0700660 case SCLK_SPI2:
Simon Glass99c15652015-08-30 16:55:31 -0600661 rk_clrsetreg(&cru->cru_clksel_con[39],
Simon Glassb223c1a2017-05-31 17:57:31 -0600662 SPI2_PLL_MASK | SPI2_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600663 SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
664 src_clk_div << SPI2_DIV_SHIFT);
665 break;
666 default:
667 return -EINVAL;
668 }
669
Simon Glass542635a2016-01-21 19:43:39 -0700670 return rockchip_spi_get_clk(cru, gclk_rate, periph);
Simon Glass99c15652015-08-30 16:55:31 -0600671}
672
David Wuef4cf5a2017-09-20 14:28:19 +0800673static ulong rockchip_saradc_get_clk(struct rk3288_cru *cru)
674{
675 u32 div, val;
676
677 val = readl(&cru->cru_clksel_con[24]);
678 div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT,
679 CLK_SARADC_DIV_CON_WIDTH);
680
681 return DIV_TO_RATE(OSC_HZ, div);
682}
683
684static ulong rockchip_saradc_set_clk(struct rk3288_cru *cru, uint hz)
685{
686 int src_clk_div;
687
688 src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1;
689 assert(src_clk_div < 128);
690
691 rk_clrsetreg(&cru->cru_clksel_con[24],
692 CLK_SARADC_DIV_CON_MASK,
693 src_clk_div << CLK_SARADC_DIV_CON_SHIFT);
694
695 return rockchip_saradc_get_clk(cru);
696}
697
Stephen Warren135aa952016-06-17 09:44:00 -0600698static ulong rk3288_clk_get_rate(struct clk *clk)
Simon Glass4f436732016-01-21 19:43:40 -0700699{
Stephen Warren135aa952016-06-17 09:44:00 -0600700 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
Simon Glass4f436732016-01-21 19:43:40 -0700701 ulong new_rate, gclk_rate;
Simon Glass4f436732016-01-21 19:43:40 -0700702
Stephen Warren135aa952016-06-17 09:44:00 -0600703 gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
704 switch (clk->id) {
705 case 0 ... 63:
706 new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
707 break;
Simon Glass4f436732016-01-21 19:43:40 -0700708 case HCLK_EMMC:
Simon Glass342999f2016-01-21 19:43:45 -0700709 case HCLK_SDMMC:
Simon Glass4f436732016-01-21 19:43:40 -0700710 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800711 case SCLK_EMMC:
712 case SCLK_SDMMC:
713 case SCLK_SDIO0:
Stephen Warren135aa952016-06-17 09:44:00 -0600714 new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
Simon Glass4f436732016-01-21 19:43:40 -0700715 break;
716 case SCLK_SPI0:
717 case SCLK_SPI1:
718 case SCLK_SPI2:
Stephen Warren135aa952016-06-17 09:44:00 -0600719 new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
Simon Glass4f436732016-01-21 19:43:40 -0700720 break;
721 case PCLK_I2C0:
722 case PCLK_I2C1:
723 case PCLK_I2C2:
724 case PCLK_I2C3:
725 case PCLK_I2C4:
726 case PCLK_I2C5:
727 return gclk_rate;
Kever Yang4f0b8ef2016-08-12 17:57:05 +0800728 case PCLK_PWM:
729 return PD_BUS_PCLK_HZ;
David Wuef4cf5a2017-09-20 14:28:19 +0800730 case SCLK_SARADC:
731 new_rate = rockchip_saradc_get_clk(priv->cru);
732 break;
Simon Glass4f436732016-01-21 19:43:40 -0700733 default:
734 return -ENOENT;
735 }
736
737 return new_rate;
738}
739
Stephen Warren135aa952016-06-17 09:44:00 -0600740static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
Simon Glass99c15652015-08-30 16:55:31 -0600741{
Stephen Warren135aa952016-06-17 09:44:00 -0600742 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
Simon Glass830a6082016-01-21 19:45:02 -0700743 struct rk3288_cru *cru = priv->cru;
Simon Glass898d6432016-01-21 19:43:38 -0700744 ulong new_rate, gclk_rate;
Simon Glass99c15652015-08-30 16:55:31 -0600745
Stephen Warren135aa952016-06-17 09:44:00 -0600746 gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
747 switch (clk->id) {
Simon Glass3a8a42d2016-11-13 14:22:13 -0700748 case PLL_APLL:
749 /* We only support a fixed rate here */
750 if (rate != 1800000000)
751 return -EINVAL;
752 rk3288_clk_configure_cpu(priv->cru, priv->grf);
753 new_rate = rate;
754 break;
Stephen Warren135aa952016-06-17 09:44:00 -0600755 case CLK_DDR:
756 new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
757 break;
Simon Glass898d6432016-01-21 19:43:38 -0700758 case HCLK_EMMC:
759 case HCLK_SDMMC:
760 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800761 case SCLK_EMMC:
762 case SCLK_SDMMC:
763 case SCLK_SDIO0:
Stephen Warren135aa952016-06-17 09:44:00 -0600764 new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
Simon Glass99c15652015-08-30 16:55:31 -0600765 break;
Simon Glass898d6432016-01-21 19:43:38 -0700766 case SCLK_SPI0:
767 case SCLK_SPI1:
768 case SCLK_SPI2:
Stephen Warren135aa952016-06-17 09:44:00 -0600769 new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
Simon Glass99c15652015-08-30 16:55:31 -0600770 break;
Simon Glass830a6082016-01-21 19:45:02 -0700771#ifndef CONFIG_SPL_BUILD
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100772 case SCLK_MAC:
David Wu01c60ea2018-01-13 14:06:33 +0800773 new_rate = rockchip_mac_set_clk(priv->cru, rate);
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100774 break;
Simon Glass830a6082016-01-21 19:45:02 -0700775 case DCLK_VOP0:
776 case DCLK_VOP1:
Stephen Warren135aa952016-06-17 09:44:00 -0600777 new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
Simon Glass830a6082016-01-21 19:45:02 -0700778 break;
779 case SCLK_EDP_24M:
780 /* clk_edp_24M source: 24M */
781 rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
782
783 /* rst edp */
784 rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
785 udelay(1);
786 rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
787 new_rate = rate;
788 break;
789 case ACLK_VOP0:
790 case ACLK_VOP1: {
791 u32 div;
792
793 /* vop aclk source clk: cpll */
794 div = CPLL_HZ / rate;
795 assert((div - 1 < 64) && (div * rate == CPLL_HZ));
796
Stephen Warren135aa952016-06-17 09:44:00 -0600797 switch (clk->id) {
Simon Glass830a6082016-01-21 19:45:02 -0700798 case ACLK_VOP0:
799 rk_clrsetreg(&cru->cru_clksel_con[31],
800 3 << 6 | 0x1f << 0,
801 0 << 6 | (div - 1) << 0);
802 break;
803 case ACLK_VOP1:
804 rk_clrsetreg(&cru->cru_clksel_con[31],
805 3 << 14 | 0x1f << 8,
806 0 << 14 | (div - 1) << 8);
807 break;
808 }
809 new_rate = rate;
810 break;
811 }
812 case PCLK_HDMI_CTRL:
813 /* enable pclk hdmi ctrl */
814 rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
815
816 /* software reset hdmi */
817 rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
818 udelay(1);
819 rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
820 new_rate = rate;
821 break;
822#endif
David Wuef4cf5a2017-09-20 14:28:19 +0800823 case SCLK_SARADC:
824 new_rate = rockchip_saradc_set_clk(priv->cru, rate);
825 break;
David Wu01c60ea2018-01-13 14:06:33 +0800826 case PLL_GPLL:
827 case PLL_CPLL:
828 case PLL_NPLL:
829 case ACLK_CPU:
830 case HCLK_CPU:
831 case PCLK_CPU:
832 case ACLK_PERI:
833 case HCLK_PERI:
834 case PCLK_PERI:
835 case SCLK_UART0:
836 return 0;
Simon Glass99c15652015-08-30 16:55:31 -0600837 default:
838 return -ENOENT;
839 }
840
841 return new_rate;
842}
843
Philipp Tomsich75b381a2018-01-25 15:27:10 +0100844static int __maybe_unused rk3288_gmac_set_parent(struct clk *clk, struct clk *parent)
David Wu01c60ea2018-01-13 14:06:33 +0800845{
846 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
847 struct rk3288_cru *cru = priv->cru;
848 const char *clock_output_name;
849 int ret;
850
851 /*
852 * If the requested parent is in the same clock-controller and
853 * the id is SCLK_MAC_PLL ("mac_pll_src"), switch to the internal
854 * clock.
855 */
856 if ((parent->dev == clk->dev) && (parent->id == SCLK_MAC_PLL)) {
857 debug("%s: switching GAMC to SCLK_MAC_PLL\n", __func__);
858 rk_clrsetreg(&cru->cru_clksel_con[21], RMII_EXTCLK_MASK, 0);
859 return 0;
860 }
861
862 /*
863 * Otherwise, we need to check the clock-output-names of the
864 * requested parent to see if the requested id is "ext_gmac".
865 */
866 ret = dev_read_string_index(parent->dev, "clock-output-names",
867 parent->id, &clock_output_name);
868 if (ret < 0)
869 return -ENODATA;
870
871 /* If this is "ext_gmac", switch to the external clock input */
872 if (!strcmp(clock_output_name, "ext_gmac")) {
873 debug("%s: switching GMAC to external clock\n", __func__);
874 rk_clrsetreg(&cru->cru_clksel_con[21], RMII_EXTCLK_MASK,
875 RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
876 return 0;
877 }
878
879 return -EINVAL;
880}
881
Philipp Tomsich75b381a2018-01-25 15:27:10 +0100882static int __maybe_unused rk3288_clk_set_parent(struct clk *clk, struct clk *parent)
David Wu01c60ea2018-01-13 14:06:33 +0800883{
884 switch (clk->id) {
885 case SCLK_MAC:
886 return rk3288_gmac_set_parent(clk, parent);
887 case SCLK_USBPHY480M_SRC:
888 return 0;
889 }
890
891 debug("%s: unsupported clk %ld\n", __func__, clk->id);
892 return -ENOENT;
893}
894
Wadim Egorovb0ba1e72018-03-19 16:39:29 +0100895static int rk3288_clk_enable(struct clk *clk)
896{
897 switch (clk->id) {
898 case HCLK_USBHOST0:
899 case HCLK_HSIC:
900 return 0;
901 }
902
903 debug("%s: unsupported clk %ld\n", __func__, clk->id);
904 return -ENOENT;
905}
906
Simon Glass99c15652015-08-30 16:55:31 -0600907static struct clk_ops rk3288_clk_ops = {
908 .get_rate = rk3288_clk_get_rate,
909 .set_rate = rk3288_clk_set_rate,
Philipp Tomsich75b381a2018-01-25 15:27:10 +0100910#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
David Wu01c60ea2018-01-13 14:06:33 +0800911 .set_parent = rk3288_clk_set_parent,
Philipp Tomsich75b381a2018-01-25 15:27:10 +0100912#endif
Wadim Egorovb0ba1e72018-03-19 16:39:29 +0100913 .enable = rk3288_clk_enable,
Simon Glass99c15652015-08-30 16:55:31 -0600914};
915
Simon Glass08fd82c2016-07-04 11:58:28 -0600916static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
Simon Glass99c15652015-08-30 16:55:31 -0600917{
Simon Glass2d143bd2016-07-04 11:58:29 -0600918#if !CONFIG_IS_ENABLED(OF_PLATDATA)
Simon Glass99c15652015-08-30 16:55:31 -0600919 struct rk3288_clk_priv *priv = dev_get_priv(dev);
920
Kever Yang995cde12018-02-11 11:53:08 +0800921 priv->cru = dev_read_addr_ptr(dev);
Simon Glass2d143bd2016-07-04 11:58:29 -0600922#endif
Simon Glass08fd82c2016-07-04 11:58:28 -0600923
924 return 0;
925}
926
927static int rk3288_clk_probe(struct udevice *dev)
928{
929 struct rk3288_clk_priv *priv = dev_get_priv(dev);
Simon Glassd3cb46a2017-05-31 17:57:32 -0600930 bool init_clocks = false;
Simon Glass08fd82c2016-07-04 11:58:28 -0600931
Simon Glass99c15652015-08-30 16:55:31 -0600932 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
Simon Glass08fd82c2016-07-04 11:58:28 -0600933 if (IS_ERR(priv->grf))
934 return PTR_ERR(priv->grf);
Simon Glass99c15652015-08-30 16:55:31 -0600935#ifdef CONFIG_SPL_BUILD
Simon Glass2d143bd2016-07-04 11:58:29 -0600936#if CONFIG_IS_ENABLED(OF_PLATDATA)
937 struct rk3288_clk_plat *plat = dev_get_platdata(dev);
938
939 priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
940#endif
Simon Glassd3cb46a2017-05-31 17:57:32 -0600941 init_clocks = true;
Simon Glass99c15652015-08-30 16:55:31 -0600942#endif
Simon Glassd3cb46a2017-05-31 17:57:32 -0600943 if (!(gd->flags & GD_FLG_RELOC)) {
944 u32 reg;
945
946 /*
947 * Init clocks in U-Boot proper if the NPLL is runnning. This
948 * indicates that a previous boot loader set up the clocks, so
949 * we need to redo it. U-Boot's SPL does not set this clock.
950 */
951 reg = readl(&priv->cru->cru_mode_con);
952 if (((reg & NPLL_MODE_MASK) >> NPLL_MODE_SHIFT) ==
953 NPLL_MODE_NORMAL)
954 init_clocks = true;
955 }
956
957 if (init_clocks)
958 rkclk_init(priv->cru, priv->grf);
Simon Glass99c15652015-08-30 16:55:31 -0600959
960 return 0;
961}
962
Simon Glass99c15652015-08-30 16:55:31 -0600963static int rk3288_clk_bind(struct udevice *dev)
964{
Stephen Warren135aa952016-06-17 09:44:00 -0600965 int ret;
Kever Yangf24e36d2017-11-03 15:16:13 +0800966 struct udevice *sys_child;
967 struct sysreset_reg *priv;
Simon Glass99c15652015-08-30 16:55:31 -0600968
969 /* The reset driver does not have a device node, so bind it here */
Kever Yangf24e36d2017-11-03 15:16:13 +0800970 ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset",
971 &sys_child);
972 if (ret) {
973 debug("Warning: No sysreset driver: ret=%d\n", ret);
974 } else {
975 priv = malloc(sizeof(struct sysreset_reg));
976 priv->glb_srst_fst_value = offsetof(struct rk3288_cru,
977 cru_glb_srst_fst_value);
978 priv->glb_srst_snd_value = offsetof(struct rk3288_cru,
979 cru_glb_srst_snd_value);
980 sys_child->priv = priv;
981 }
Simon Glass99c15652015-08-30 16:55:31 -0600982
Elaine Zhang538f67c2017-12-19 18:22:38 +0800983#if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP)
984 ret = offsetof(struct rk3288_cru, cru_softrst_con[0]);
985 ret = rockchip_reset_bind(dev, ret, 12);
986 if (ret)
987 debug("Warning: software reset driver bind faile\n");
988#endif
989
Simon Glass99c15652015-08-30 16:55:31 -0600990 return 0;
991}
992
993static const struct udevice_id rk3288_clk_ids[] = {
994 { .compatible = "rockchip,rk3288-cru" },
995 { }
996};
997
Simon Glass2d143bd2016-07-04 11:58:29 -0600998U_BOOT_DRIVER(rockchip_rk3288_cru) = {
999 .name = "rockchip_rk3288_cru",
Simon Glass99c15652015-08-30 16:55:31 -06001000 .id = UCLASS_CLK,
1001 .of_match = rk3288_clk_ids,
1002 .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
Simon Glass2d143bd2016-07-04 11:58:29 -06001003 .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
Simon Glass99c15652015-08-30 16:55:31 -06001004 .ops = &rk3288_clk_ops,
1005 .bind = rk3288_clk_bind,
Simon Glass08fd82c2016-07-04 11:58:28 -06001006 .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
Simon Glass99c15652015-08-30 16:55:31 -06001007 .probe = rk3288_clk_probe,
1008};