blob: e7179705c9eca6eccb110636245fd479366f2fa0 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +09002/*
3 * Configuation settings for the Hitachi Solution Engine 7720
4 *
5 * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +09006 */
7
8#ifndef __MS7720SE_H
9#define __MS7720SE_H
10
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090011#define CONFIG_CPU_SH7720 1
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090012
Joe Hershbergerb3f44c22011-10-13 13:03:48 +000013#define CONFIG_BOOTFILE "/boot/zImage"
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090014#define CONFIG_LOADADDR 0x8E000000
15
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +020016#define CONFIG_DISPLAY_BOARDINFO
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090017#undef CONFIG_SHOW_BOOT_PROGRESS
18
19/* MEMORY */
20#define MS7720SE_SDRAM_BASE 0x8C000000
21#define MS7720SE_FLASH_BASE_1 0xA0000000
22#define MS7720SE_FLASH_BANK_SIZE (8 * 1024 * 1024)
23
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090025/* List of legal baudrate settings for this board */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090027
28/* SCIF */
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090029#define CONFIG_CONS_SCIF0 1
30
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031#define CONFIG_SYS_MEMTEST_START MS7720SE_SDRAM_BASE
32#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090033
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034#define CONFIG_SYS_SDRAM_BASE MS7720SE_SDRAM_BASE
35#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090036
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
38#define CONFIG_SYS_MONITOR_BASE MS7720SE_FLASH_BASE_1
39#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
40#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090042
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090043/* FLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020045#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#undef CONFIG_SYS_FLASH_QUIET_TEST
47#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049#define CONFIG_SYS_FLASH_BASE MS7720SE_FLASH_BASE_1
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090050
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_MAX_FLASH_SECT 150
52#define CONFIG_SYS_MAX_FLASH_BANKS 1
53#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090054
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020055#define CONFIG_ENV_SECT_SIZE (64 * 1024)
56#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
58#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
59#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090060
61/* Board Clock */
62#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +090063#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
64#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +020065#define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090066
67/* PCMCIA */
68#define CONFIG_IDE_PCMCIA 1
69#define CONFIG_MARUBUN_PCCARD 1
70#define CONFIG_PCMCIA_SLOT_A 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_IDE_MAXDEVICE 1
72#define CONFIG_SYS_MARUBUN_MRSHPC 0xb83fffe0
73#define CONFIG_SYS_MARUBUN_MW1 0xb8400000
74#define CONFIG_SYS_MARUBUN_MW2 0xb8500000
75#define CONFIG_SYS_MARUBUN_IO 0xb8600000
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_PIO_MODE 1
78#define CONFIG_SYS_IDE_MAXBUS 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_MARUBUN_IO /* base address */
80#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
81#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
82#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
83#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +053084#define CONFIG_IDE_SWAP_IO
Yoshihiro Shimodab2b5e2b2007-12-03 22:58:50 +090085
86#endif /* __MS7720SE_H */