blob: b33f726e8a05e4a67473a947ad03dc0be0c5c05a [file] [log] [blame]
wdenk56523f12004-07-11 17:40:54 +00001/*
wdenk8f0b7cb2005-03-27 23:41:39 +00002 * (C) Copyright 2003-2005
wdenk56523f12004-07-11 17:40:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
wdenk8f0b7cb2005-03-27 23:41:39 +00005 * (C) Copyright 2004-2005
wdenk56523f12004-07-11 17:40:54 +00006 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
wdenk56523f12004-07-11 17:40:54 +000030/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
wdenk8f0b7cb2005-03-27 23:41:39 +000038#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
wdenk7e6bf352004-12-12 22:06:17 +000039#define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
wdenk83e40ba2005-03-31 18:42:15 +000040#define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
wdenk56523f12004-07-11 17:40:54 +000041
42#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
43
44#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
45#define BOOTFLAG_WARM 0x02 /* Software reboot */
46
47#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
48#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
49# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
50#endif
51
52/*
53 * Serial console configuration
54 */
55#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
56#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
57#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
58
wdenk7e6bf352004-12-12 22:06:17 +000059#ifdef CONFIG_STK52XX
60#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
61#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
62#define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
63#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
64#define CONFIG_BOARD_EARLY_INIT_R
65#endif /* CONFIG_STK52XX */
wdenk56523f12004-07-11 17:40:54 +000066
wdenk56523f12004-07-11 17:40:54 +000067/*
68 * PCI Mapping:
69 * 0x40000000 - 0x4fffffff - PCI Memory
70 * 0x50000000 - 0x50ffffff - PCI IO Space
71 */
wdenk7e6bf352004-12-12 22:06:17 +000072#ifdef CONFIG_STK52XX
73#define CONFIG_PCI 1
wdenk56523f12004-07-11 17:40:54 +000074#define CONFIG_PCI_PNP 1
wdenk31a64922004-08-28 21:09:14 +000075/* #define CONFIG_PCI_SCAN_SHOW 1 */
wdenk56523f12004-07-11 17:40:54 +000076
77#define CONFIG_PCI_MEM_BUS 0x40000000
78#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
79#define CONFIG_PCI_MEM_SIZE 0x10000000
80
81#define CONFIG_PCI_IO_BUS 0x50000000
82#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
83#define CONFIG_PCI_IO_SIZE 0x01000000
84
85#define CONFIG_NET_MULTI 1
86#define CONFIG_EEPRO100 1
87#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
88#define CONFIG_NS8382X 1
wdenk83e40ba2005-03-31 18:42:15 +000089#endif /* CONFIG_STK52XX */
wdenk56523f12004-07-11 17:40:54 +000090
wdenk8f0b7cb2005-03-27 23:41:39 +000091#ifdef CONFIG_PCI
wdenk7e6bf352004-12-12 22:06:17 +000092#define ADD_PCI_CMD CFG_CMD_PCI
wdenk8f0b7cb2005-03-27 23:41:39 +000093#else
wdenk7e6bf352004-12-12 22:06:17 +000094#define ADD_PCI_CMD 0
95#endif
wdenk56523f12004-07-11 17:40:54 +000096
wdenk8f0b7cb2005-03-27 23:41:39 +000097/*
98 * Video console
99 */
100#if 1
101#define CONFIG_VIDEO
102#define CONFIG_VIDEO_SM501
103#define CONFIG_VIDEO_SM501_32BPP
104#define CONFIG_CFB_CONSOLE
105#define CONFIG_VIDEO_LOGO
106#define CONFIG_VGA_AS_SINGLE_DEVICE
107#define CONFIG_CONSOLE_EXTRA_INFO
108#define CONFIG_VIDEO_SW_CURSOR
109#define CONFIG_SPLASH_SCREEN
wdenk83e40ba2005-03-31 18:42:15 +0000110#define CFG_CONSOLE_IS_IN_ENV
wdenk8f0b7cb2005-03-27 23:41:39 +0000111#endif
wdenk56523f12004-07-11 17:40:54 +0000112
wdenk8f0b7cb2005-03-27 23:41:39 +0000113#ifdef CONFIG_VIDEO
114#define ADD_BMP_CMD CFG_CMD_BMP
115#else
116#define ADD_BMP_CMD 0
wdenk56523f12004-07-11 17:40:54 +0000117#endif
118
119/* Partitions */
wdenk89c02e22005-03-16 16:32:26 +0000120#define CONFIG_MAC_PARTITION
wdenk56523f12004-07-11 17:40:54 +0000121#define CONFIG_DOS_PARTITION
wdenk8f0b7cb2005-03-27 23:41:39 +0000122#define CONFIG_ISO_PARTITION
wdenk56523f12004-07-11 17:40:54 +0000123
124/* USB */
wdenk7e6bf352004-12-12 22:06:17 +0000125#ifdef CONFIG_STK52XX
wdenk56523f12004-07-11 17:40:54 +0000126#define CONFIG_USB_OHCI
wdenk81050922004-07-11 20:04:51 +0000127#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk56523f12004-07-11 17:40:54 +0000128#define CONFIG_USB_STORAGE
129#else
wdenk81050922004-07-11 20:04:51 +0000130#define ADD_USB_CMD 0
wdenk56523f12004-07-11 17:40:54 +0000131#endif
132
133/* POST support */
134#define CONFIG_POST (CFG_POST_MEMORY | \
135 CFG_POST_CPU | \
136 CFG_POST_I2C)
137
138#ifdef CONFIG_POST
139#define CFG_CMD_POST_DIAG CFG_CMD_DIAG
140/* preserve space for the post_word at end of on-chip SRAM */
141#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
142#else
143#define CFG_CMD_POST_DIAG 0
144#endif
145
146/* IDE */
wdenk7e6bf352004-12-12 22:06:17 +0000147#if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX)
wdenk151ab832005-02-24 22:44:16 +0000148#define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
wdenk56523f12004-07-11 17:40:54 +0000149#else
150#define ADD_IDE_CMD 0
151#endif
152
153/*
154 * Supported commands
155 */
156#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
wdenk8f0b7cb2005-03-27 23:41:39 +0000157 ADD_BMP_CMD | \
wdenk151ab832005-02-24 22:44:16 +0000158 ADD_IDE_CMD | \
wdenk56523f12004-07-11 17:40:54 +0000159 ADD_PCI_CMD | \
160 ADD_USB_CMD | \
wdenk151ab832005-02-24 22:44:16 +0000161 CFG_CMD_ASKENV | \
wdenk56523f12004-07-11 17:40:54 +0000162 CFG_CMD_DATE | \
wdenk151ab832005-02-24 22:44:16 +0000163 CFG_CMD_DHCP | \
164 CFG_CMD_ECHO | \
165 CFG_CMD_EEPROM | \
166 CFG_CMD_I2C | \
wdenk56523f12004-07-11 17:40:54 +0000167 CFG_CMD_MII | \
168 CFG_CMD_PING | \
wdenk151ab832005-02-24 22:44:16 +0000169 CFG_CMD_POST_DIAG | \
170 CFG_CMD_REGINFO )
wdenk56523f12004-07-11 17:40:54 +0000171
172/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
173#include <cmd_confdefs.h>
174
wdenk151ab832005-02-24 22:44:16 +0000175#define CONFIG_TIMESTAMP /* display image timestamps */
176
wdenk56523f12004-07-11 17:40:54 +0000177#if (TEXT_BASE == 0xFC000000) /* Boot low */
wdenk81050922004-07-11 20:04:51 +0000178# define CFG_LOWBOOT 1
wdenk56523f12004-07-11 17:40:54 +0000179#endif
180
181/*
182 * Autobooting
183 */
184#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
185
wdenk81050922004-07-11 20:04:51 +0000186#define CONFIG_PREBOOT "echo;" \
wdenk56523f12004-07-11 17:40:54 +0000187 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
188 "echo"
189
190#undef CONFIG_BOOTARGS
191
192#if defined (CONFIG_TQM5200_AA)
wdenk8f0b7cb2005-03-27 23:41:39 +0000193# define CONFIG_U_BOOT_SUFFIX "-AA\0"
wdenk89c02e22005-03-16 16:32:26 +0000194#elif defined (CONFIG_TQM5200_AB)
wdenke6325152005-03-17 16:43:10 +0000195# define CONFIG_U_BOOT_SUFFIX "-AB\0"
wdenk89c02e22005-03-16 16:32:26 +0000196#elif defined (CONFIG_TQM5200_AC)
wdenke6325152005-03-17 16:43:10 +0000197# define CONFIG_U_BOOT_SUFFIX "-AC\0"
wdenk56523f12004-07-11 17:40:54 +0000198#else
wdenke6325152005-03-17 16:43:10 +0000199# define CONFIG_U_BOOT_SUFFIX "\0"
wdenk89c02e22005-03-16 16:32:26 +0000200#endif
201
wdenk81050922004-07-11 20:04:51 +0000202#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk56523f12004-07-11 17:40:54 +0000203 "netdev=eth0\0" \
wdenk89c02e22005-03-16 16:32:26 +0000204 "rootpath=/opt/eldk/ppc_6xx\0" \
205 "ramargs=setenv bootargs root=/dev/ram rw\0" \
wdenk56523f12004-07-11 17:40:54 +0000206 "nfsargs=setenv bootargs root=/dev/nfs rw " \
207 "nfsroot=$(serverip):$(rootpath)\0" \
wdenk56523f12004-07-11 17:40:54 +0000208 "addip=setenv bootargs $(bootargs) " \
209 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
210 ":$(hostname):$(netdev):off panic=1\0" \
wdenk56523f12004-07-11 17:40:54 +0000211 "flash_self=run ramargs addip;" \
212 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
wdenk56523f12004-07-11 17:40:54 +0000213 "flash_nfs=run nfsargs addip;" \
214 "bootm $(kernel_addr)\0" \
wdenk56523f12004-07-11 17:40:54 +0000215 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
wdenk89c02e22005-03-16 16:32:26 +0000216 "bootfile=/tftpboot/tqm5200/uImage\0" \
217 "load=tftp 200000 $(u-boot)\0" \
218 "u-boot=/tftpboot/tqm5200/u-boot.bin" CONFIG_U_BOOT_SUFFIX \
219 "update=protect off FC000000 FC05FFFF;" \
220 "erase FC000000 FC05FFFF;" \
221 "cp.b 200000 FC000000 $(filesize);" \
wdenke6325152005-03-17 16:43:10 +0000222 "protect on FC000000 FC05FFFF\0" \
wdenk56523f12004-07-11 17:40:54 +0000223 ""
wdenk56523f12004-07-11 17:40:54 +0000224
225#define CONFIG_BOOTCOMMAND "run net_nfs"
226
227/*
228 * IPB Bus clocking configuration.
229 */
wdenk81050922004-07-11 20:04:51 +0000230#define CFG_IPBSPEED_133 /* define for 133MHz speed */
wdenk56523f12004-07-11 17:40:54 +0000231
232#if defined(CFG_IPBSPEED_133)
233/*
234 * PCI Bus clocking configuration
235 *
236 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
237 * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
238 * been tested with a IPB Bus Clock of 66 MHz.
239 */
240#define CFG_PCISPEED_66 /* define for 66MHz speed */
241#endif
242
243/*
244 * I2C configuration
245 */
246#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
wdenk8f0b7cb2005-03-27 23:41:39 +0000247#ifdef CONFIG_TQM5200_REV100
248#define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
wdenk56523f12004-07-11 17:40:54 +0000249#else
wdenk8f0b7cb2005-03-27 23:41:39 +0000250#define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
wdenk56523f12004-07-11 17:40:54 +0000251#endif
252
253/*
254 * I2C clock frequency
255 *
256 * Please notice, that the resulting clock frequency could differ from the
257 * configured value. This is because the I2C clock is derived from system
258 * clock over a frequency divider with only a few divider values. U-boot
259 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
260 * approximation allways lies below the configured value, never above.
261 */
262#define CFG_I2C_SPEED 100000 /* 100 kHz */
263#define CFG_I2C_SLAVE 0x7F
264
265/*
266 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
267 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
268 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
269 * same configuration could be used.
270 */
271#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
272#define CFG_I2C_EEPROM_ADDR_LEN 2
273#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
274#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
275
276/*
277 * HW-Monitor configuration on Mini-FAP
278 */
279#if defined (CONFIG_MINIFAP)
280#define CFG_I2C_HWMON_ADDR 0x2C
281#endif
282
283/* List of I2C addresses to be verified by POST */
284#if defined (CONFIG_TQM5200_AA) || defined (CONFIG_TQM5200_AB)
285#define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
286 CFG_I2C_SLAVE }
287#elif defined (CONFIG_TQM5200_AC)
288#define I2C_ADDR_LIST { CFG_I2C_SLAVE }
289#endif
290
291#if defined (CONFIG_MINIFAP)
292#undef I2C_ADDR_LIST
293#define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
294 CFG_I2C_HWMON_ADDR, \
295 CFG_I2C_SLAVE }
296#endif
297
298/*
299 * Flash configuration
300 */
301#define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
302
wdenk7e6bf352004-12-12 22:06:17 +0000303/* use CFI flash driver if no module variant is spezified */
304#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
305#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
306#define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
307#define CFG_FLASH_EMPTY_INFO
wdenk8f0b7cb2005-03-27 23:41:39 +0000308#define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
309#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
310#undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
wdenk56523f12004-07-11 17:40:54 +0000311
312#if !defined(CFG_LOWBOOT)
wdenk89c02e22005-03-16 16:32:26 +0000313#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
wdenk56523f12004-07-11 17:40:54 +0000314#else /* CFG_LOWBOOT */
wdenk89c02e22005-03-16 16:32:26 +0000315#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
wdenk56523f12004-07-11 17:40:54 +0000316#endif /* CFG_LOWBOOT */
317#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
318 (= chip selects) */
wdenk81050922004-07-11 20:04:51 +0000319#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
320#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk56523f12004-07-11 17:40:54 +0000321
322
323/*
324 * Environment settings
325 */
326#define CFG_ENV_IS_IN_FLASH 1
327#define CFG_ENV_SIZE 0x10000
328#define CFG_ENV_SECT_SIZE 0x20000
wdenk89c02e22005-03-16 16:32:26 +0000329#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
330#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
wdenk56523f12004-07-11 17:40:54 +0000331
332/*
333 * Memory map
334 */
335#define CFG_MBAR 0xF0000000
336#define CFG_SDRAM_BASE 0x00000000
337#define CFG_DEFAULT_MBAR 0x80000000
338
339/* Use ON-Chip SRAM until RAM will be available */
340#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
341#ifdef CONFIG_POST
342/* preserve space for the post_word at end of on-chip SRAM */
343#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
344#else
345#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
346#endif
347
348
349#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
350#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
351#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
352
wdenk89c02e22005-03-16 16:32:26 +0000353#define CFG_MONITOR_BASE TEXT_BASE
wdenk56523f12004-07-11 17:40:54 +0000354#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
355# define CFG_RAMBOOT 1
356#endif
357
wdenk89c02e22005-03-16 16:32:26 +0000358#define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
wdenk56523f12004-07-11 17:40:54 +0000359#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
360#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
361
362/*
363 * Ethernet configuration
364 */
365#define CONFIG_MPC5xxx_FEC 1
366/*
367 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
368 */
369/* #define CONFIG_FEC_10MBIT 1 */
370#define CONFIG_PHY_ADDR 0x00
371
372/*
373 * GPIO configuration
374 *
375 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
376 * Bit 0 (mask: 0x80000000): 1
377 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
wdenk8f0b7cb2005-03-27 23:41:39 +0000378 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
wdenk8f0b7cb2005-03-27 23:41:39 +0000379 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
wdenk83e40ba2005-03-31 18:42:15 +0000380 * Use for REV200 STK52XX boards. Do not use with REV100 modules
381 * (because, there I2C1 is used as I2C bus)
wdenk56523f12004-07-11 17:40:54 +0000382 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
wdenk83e40ba2005-03-31 18:42:15 +0000383 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
384 * 000 -> All PSC2 pins are GIOPs
385 * 001 -> CAN1/2 on PSC2 pins
386 * Use for REV100 STK52xx boards
wdenk7e6bf352004-12-12 22:06:17 +0000387 * use PSC6:
388 * on STK52xx:
wdenk8f0b7cb2005-03-27 23:41:39 +0000389 * use as UART. Pins PSC6_0 to PSC6_3 are used.
390 * Bits 9:11 (mask: 0x00700000):
wdenk7e6bf352004-12-12 22:06:17 +0000391 * 101 -> PSC6 : Extended POST test is not available
392 * on MINI-FAP and TQM5200_IB:
wdenk8f0b7cb2005-03-27 23:41:39 +0000393 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
394 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
395 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
396 * tests.
wdenk56523f12004-07-11 17:40:54 +0000397 */
398#if defined (CONFIG_MINIFAP)
wdenk8f0b7cb2005-03-27 23:41:39 +0000399# define CFG_GPS_PORT_CONFIG 0x91000004
wdenk7e6bf352004-12-12 22:06:17 +0000400#elif defined (CONFIG_STK52XX)
wdenk83e40ba2005-03-31 18:42:15 +0000401# if defined (CONFIG_STK52XX_REV100)
402# define CFG_GPS_PORT_CONFIG 0x81500014
403# else /* STK52xx REV200 and above */
404# if defined (CONFIG_TQM5200_REV100)
405# error TQM5200 REV100 not supported on STK52XX REV200 or above
406# else/* TQM5200 REV200 and above */
407# define CFG_GPS_PORT_CONFIG 0x91500004
408# endif
wdenk8f0b7cb2005-03-27 23:41:39 +0000409# endif
wdenk83e40ba2005-03-31 18:42:15 +0000410#else /* TMQ5200 Inbetriebnahme-Board */
wdenk8f0b7cb2005-03-27 23:41:39 +0000411# define CFG_GPS_PORT_CONFIG 0x81000004
wdenk56523f12004-07-11 17:40:54 +0000412#endif
413
414/*
415 * RTC configuration
416 */
417#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
418
419/*
420 * Miscellaneous configurable options
421 */
422#define CFG_LONGHELP /* undef to save memory */
423#define CFG_PROMPT "=> " /* Monitor Command Prompt */
424#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
425#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
426#else
427#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
428#endif
429#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
430#define CFG_MAXARGS 16 /* max number of command args */
431#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
432
433/* Enable an alternate, more extensive memory test */
434#define CFG_ALT_MEMTEST
435
436#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
437#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
438
439#define CFG_LOAD_ADDR 0x100000 /* default load address */
440
441#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
442
443/*
444 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
445 * which is normally part of the default commands (CFV_CMD_DFL)
446 */
447#define CONFIG_LOOPW
448
449/*
450 * Various low-level settings
451 */
452#if defined(CONFIG_MPC5200)
453#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
454#define CFG_HID0_FINAL HID0_ICE
455#else
456#define CFG_HID0_INIT 0
457#define CFG_HID0_FINAL 0
458#endif
459
460#define CFG_BOOTCS_START CFG_FLASH_BASE
461#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
462#ifdef CFG_PCISPEED_66
463#define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
464#else
465#define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
466#endif
467#define CFG_CS0_START CFG_FLASH_BASE
468#define CFG_CS0_SIZE CFG_FLASH_SIZE
469
wdenk7e6bf352004-12-12 22:06:17 +0000470/* automatic configuration of chip selects */
471#ifdef CONFIG_CS_AUTOCONF
472#define CONFIG_LAST_STAGE_INIT
473#endif
474
wdenk56523f12004-07-11 17:40:54 +0000475/*
476 * SRAM - Do not map below 2 GB in address space, because this area is used
477 * for SDRAM autosizing.
478 */
wdenk7e6bf352004-12-12 22:06:17 +0000479#if defined CONFIG_TQM5200_AB || defined (CONFIG_CS_AUTOCONF)
wdenk56523f12004-07-11 17:40:54 +0000480#define CFG_CS2_START 0xE5000000
wdenk7e6bf352004-12-12 22:06:17 +0000481#ifdef CONFIG_TQM5200_AB
wdenk56523f12004-07-11 17:40:54 +0000482#define CFG_CS2_SIZE 0x80000 /* 512 kByte */
wdenk7e6bf352004-12-12 22:06:17 +0000483#else /* CONFIG_CS_AUTOCONF */
484#define CFG_CS2_SIZE 0x100000 /* 1 MByte */
485#endif
wdenk56523f12004-07-11 17:40:54 +0000486#define CFG_CS2_CFG 0x0004D930
487#endif
488
489/*
490 * Grafic controller - Do not map below 2 GB in address space, because this
491 * area is used for SDRAM autosizing.
492 */
wdenk7e6bf352004-12-12 22:06:17 +0000493#if defined (CONFIG_TQM5200_AB) || defined (CONFIG_TQM5200_AC) || \
494 defined (CONFIG_CS_AUTOCONF)
wdenk8f0b7cb2005-03-27 23:41:39 +0000495#define SM501_FB_BASE 0xE0000000
496#define CFG_CS1_START (SM501_FB_BASE)
wdenk56523f12004-07-11 17:40:54 +0000497#define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
wdenk89394042004-08-04 21:56:49 +0000498#define CFG_CS1_CFG 0x8F48FF70
wdenk56523f12004-07-11 17:40:54 +0000499#define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
500#endif
501
502#define CFG_CS_BURST 0x00000000
wdenk8f0b7cb2005-03-27 23:41:39 +0000503#define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
wdenk56523f12004-07-11 17:40:54 +0000504
505#define CFG_RESET_ADDRESS 0xff000000
506
507/*-----------------------------------------------------------------------
508 * USB stuff
509 *-----------------------------------------------------------------------
510 */
511#define CONFIG_USB_CLOCK 0x0001BBBB
512#define CONFIG_USB_CONFIG 0x00001000
513
514/*-----------------------------------------------------------------------
515 * IDE/ATA stuff Supports IDE harddisk
516 *-----------------------------------------------------------------------
517 */
518
wdenk81050922004-07-11 20:04:51 +0000519#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
wdenk56523f12004-07-11 17:40:54 +0000520
wdenk81050922004-07-11 20:04:51 +0000521#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
522#undef CONFIG_IDE_LED /* LED for ide not supported */
wdenk56523f12004-07-11 17:40:54 +0000523
wdenk81050922004-07-11 20:04:51 +0000524#define CONFIG_IDE_RESET /* reset for ide supported */
wdenk56523f12004-07-11 17:40:54 +0000525#define CONFIG_IDE_PREINIT
526
527#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenk8f0b7cb2005-03-27 23:41:39 +0000528#define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
wdenk56523f12004-07-11 17:40:54 +0000529
530#define CFG_ATA_IDE0_OFFSET 0x0000
531
532#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
533
534/* Offset for data I/O */
535#define CFG_ATA_DATA_OFFSET (0x0060)
536
537/* Offset for normal register accesses */
538#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
539
540/* Offset for alternate registers */
541#define CFG_ATA_ALT_OFFSET (0x005C)
542
wdenk81050922004-07-11 20:04:51 +0000543/* Interval between registers */
544#define CFG_ATA_STRIDE 4
wdenk56523f12004-07-11 17:40:54 +0000545
546#endif /* __CONFIG_H */