blob: c04037720e5366684d739f8456148cc85b76d090 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Gala129ba612008-08-12 11:13:08 -05002/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06003 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
Kumar Gala129ba612008-08-12 11:13:08 -05004 */
5
6/*
7 * mpc8572ds board configuration file
8 *
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Gala509c4c42010-05-21 04:05:14 -050013#include "../board/freescale/common/ics307_clk.h"
14
Kumar Gala7a577fd2011-01-12 02:48:53 -060015#ifndef CONFIG_RESET_VECTOR_ADDRESS
16#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
17#endif
18
Kumar Galacb14e932010-11-12 08:22:01 -060019#ifndef CONFIG_SYS_MONITOR_BASE
20#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
21#endif
22
Kumar Gala129ba612008-08-12 11:13:08 -050023/* High Level Configuration Options */
Kumar Gala129ba612008-08-12 11:13:08 -050024#define CONFIG_MP 1 /* support multiple processors */
Kumar Gala129ba612008-08-12 11:13:08 -050025
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040026#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
27#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
28#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala129ba612008-08-12 11:13:08 -050029#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000030#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala129ba612008-08-12 11:13:08 -050031#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050032#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala129ba612008-08-12 11:13:08 -050033
Kumar Gala129ba612008-08-12 11:13:08 -050034#define CONFIG_ENV_OVERWRITE
35
Kumar Gala509c4c42010-05-21 04:05:14 -050036#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
37#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
Haiying Wang4ca06602008-10-03 12:37:41 -040038#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala129ba612008-08-12 11:13:08 -050039
40/*
41 * These can be toggled for performance analysis, otherwise use default.
42 */
43#define CONFIG_L2_CACHE /* toggle L2 cache */
44#define CONFIG_BTB /* toggle branch predition */
Kumar Gala129ba612008-08-12 11:13:08 -050045
46#define CONFIG_ENABLE_36BIT_PHYS 1
47
Kumar Gala18af1c52009-01-23 14:22:14 -060048#ifdef CONFIG_PHYS_64BIT
49#define CONFIG_ADDR_MAP 1
50#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
51#endif
52
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
54#define CONFIG_SYS_MEMTEST_END 0x7fffffff
Kumar Gala129ba612008-08-12 11:13:08 -050055
56/*
Kumar Galacb14e932010-11-12 08:22:01 -060057 * Config the L2 Cache as L2 SRAM
58 */
59#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
60#ifdef CONFIG_PHYS_64BIT
61#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
62#else
63#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
64#endif
65#define CONFIG_SYS_L2_SIZE (512 << 10)
66#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
67
Timur Tabie46fedf2011-08-04 18:03:41 -050068#define CONFIG_SYS_CCSRBAR 0xffe00000
69#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala129ba612008-08-12 11:13:08 -050070
Kumar Gala8d22ddc2011-11-09 09:10:49 -060071#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050072#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Kumar Galacb14e932010-11-12 08:22:01 -060073#endif
74
Kumar Gala129ba612008-08-12 11:13:08 -050075/* DDR Setup */
Kumar Galaf8523cb2009-02-06 09:56:35 -060076#define CONFIG_VERY_BIG_RAM
Kumar Gala129ba612008-08-12 11:13:08 -050077#undef CONFIG_FSL_DDR_INTERACTIVE
78#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
79#define CONFIG_DDR_SPD
Kumar Gala129ba612008-08-12 11:13:08 -050080
York Sund34897d2011-01-25 21:51:29 -080081#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080082#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
Kumar Gala129ba612008-08-12 11:13:08 -050083#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
84
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020085#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala129ba612008-08-12 11:13:08 -050087
Kumar Gala129ba612008-08-12 11:13:08 -050088#define CONFIG_DIMM_SLOTS_PER_CTLR 1
89#define CONFIG_CHIP_SELECTS_PER_CTRL 2
90
91/* I2C addresses of SPD EEPROMs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
Kumar Gala129ba612008-08-12 11:13:08 -050093#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
94#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
95
96/* These are used when DDR doesn't use SPD. */
Dave Liudc889e82008-11-28 20:16:58 +080097#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
98#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
99#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
100#define CONFIG_SYS_DDR_TIMING_3 0x00020000
101#define CONFIG_SYS_DDR_TIMING_0 0x00260802
102#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
103#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
104#define CONFIG_SYS_DDR_MODE_1 0x00440462
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_DDR_MODE_2 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800106#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
Dave Liudc889e82008-11-28 20:16:58 +0800108#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
109#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Dave Liudc889e82008-11-28 20:16:58 +0800111#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
112#define CONFIG_SYS_DDR_CONTROL2 0x24400000
Kumar Gala129ba612008-08-12 11:13:08 -0500113
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
115#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
116#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala129ba612008-08-12 11:13:08 -0500117
118/*
Kumar Gala129ba612008-08-12 11:13:08 -0500119 * Make sure required options are set
120 */
121#ifndef CONFIG_SPD_EEPROM
122#error ("CONFIG_SPD_EEPROM is required")
123#endif
124
125#undef CONFIG_CLOCKS_IN_MHZ
126
127/*
128 * Memory map
129 *
130 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
131 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
132 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
133 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
134 *
135 * Localbus cacheable (TBD)
136 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
137 *
138 * Localbus non-cacheable
139 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
140 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100141 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala129ba612008-08-12 11:13:08 -0500142 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
143 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
144 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
145 */
146
147/*
148 * Local Bus Definitions
149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala18af1c52009-01-23 14:22:14 -0600151#ifdef CONFIG_PHYS_64BIT
152#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
153#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600154#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600155#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500156
Kumar Galacb14e932010-11-12 08:22:01 -0600157#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000158 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Kumar Galacb14e932010-11-12 08:22:01 -0600159#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500160
Kumar Galac953ddf2008-12-02 14:19:34 -0600161#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
162#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala129ba612008-08-12 11:13:08 -0500163
Kumar Gala18af1c52009-01-23 14:22:14 -0600164#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala129ba612008-08-12 11:13:08 -0500166#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
169#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
170#undef CONFIG_SYS_FLASH_CHECKSUM
171#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
172#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala129ba612008-08-12 11:13:08 -0500173
Kumar Galacb14e932010-11-12 08:22:01 -0600174#undef CONFIG_SYS_RAMBOOT
Kumar Gala129ba612008-08-12 11:13:08 -0500175
176#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_CFI
178#define CONFIG_SYS_FLASH_EMPTY_INFO
179#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala129ba612008-08-12 11:13:08 -0500180
Kumar Gala558710b2010-11-19 08:53:25 -0600181#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala129ba612008-08-12 11:13:08 -0500182#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
183#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala18af1c52009-01-23 14:22:14 -0600184#ifdef CONFIG_PHYS_64BIT
185#define PIXIS_BASE_PHYS 0xfffdf0000ull
186#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600187#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600188#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500189
Kumar Gala52b565f2008-12-02 14:19:33 -0600190#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala129ba612008-08-12 11:13:08 -0500192
193#define PIXIS_ID 0x0 /* Board ID at offset 0 */
194#define PIXIS_VER 0x1 /* Board version at offset 1 */
195#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
196#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
197#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
198#define PIXIS_PWR 0x5 /* PIXIS Power status register */
199#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
200#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
201#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
202#define PIXIS_VCTL 0x10 /* VELA Control Register */
203#define PIXIS_VSTAT 0x11 /* VELA Status Register */
204#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
205#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
206#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
207#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500208#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
209#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
210#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
211#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
212#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
Kumar Gala129ba612008-08-12 11:13:08 -0500213#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
214#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
215#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
216#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
217#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
218#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
219#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
220#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
221#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
222#define PIXIS_VWATCH 0x24 /* Watchdog Register */
223#define PIXIS_LED 0x25 /* LED Register */
224
Kumar Galacb14e932010-11-12 08:22:01 -0600225#define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
226
Kumar Gala129ba612008-08-12 11:13:08 -0500227/* old pixis referenced names */
228#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
229#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
Liu Yu7e183ca2008-10-10 11:40:59 +0800231#define PIXIS_VSPEED2_TSEC1SER 0x8
232#define PIXIS_VSPEED2_TSEC2SER 0x4
233#define PIXIS_VSPEED2_TSEC3SER 0x2
234#define PIXIS_VSPEED2_TSEC4SER 0x1
235#define PIXIS_VCFGEN1_TSEC1SER 0x20
236#define PIXIS_VCFGEN1_TSEC2SER 0x20
237#define PIXIS_VCFGEN1_TSEC3SER 0x20
238#define PIXIS_VCFGEN1_TSEC4SER 0x20
239#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
240 | PIXIS_VSPEED2_TSEC2SER \
241 | PIXIS_VSPEED2_TSEC3SER \
242 | PIXIS_VSPEED2_TSEC4SER)
243#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
244 | PIXIS_VCFGEN1_TSEC2SER \
245 | PIXIS_VCFGEN1_TSEC3SER \
246 | PIXIS_VCFGEN1_TSEC4SER)
Kumar Gala129ba612008-08-12 11:13:08 -0500247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_INIT_RAM_LOCK 1
249#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200250#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala129ba612008-08-12 11:13:08 -0500251
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200252#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
256#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala129ba612008-08-12 11:13:08 -0500257
Kumar Galacb14e932010-11-12 08:22:01 -0600258#ifndef CONFIG_NAND_SPL
Haiying Wangc013b742008-10-29 13:32:59 -0400259#define CONFIG_SYS_NAND_BASE 0xffa00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600260#ifdef CONFIG_PHYS_64BIT
261#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
262#else
Haiying Wangc013b742008-10-29 13:32:59 -0400263#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
Kumar Gala18af1c52009-01-23 14:22:14 -0600264#endif
Kumar Galacb14e932010-11-12 08:22:01 -0600265#else
266#define CONFIG_SYS_NAND_BASE 0xfff00000
267#ifdef CONFIG_PHYS_64BIT
268#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
269#else
270#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
271#endif
272#endif
273
Haiying Wangc013b742008-10-29 13:32:59 -0400274#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
275 CONFIG_SYS_NAND_BASE + 0x40000, \
276 CONFIG_SYS_NAND_BASE + 0x80000,\
277 CONFIG_SYS_NAND_BASE + 0xC0000}
278#define CONFIG_SYS_MAX_NAND_DEVICE 4
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100279#define CONFIG_NAND_FSL_ELBC 1
Haiying Wangc013b742008-10-29 13:32:59 -0400280#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha68ec9c82013-10-04 13:47:58 +0530281#define CONFIG_SYS_NAND_MAX_OOBFREE 5
282#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Haiying Wangc013b742008-10-29 13:32:59 -0400283
Kumar Galacb14e932010-11-12 08:22:01 -0600284/* NAND boot: 4K NAND loader config */
285#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
286#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
287#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
288#define CONFIG_SYS_NAND_U_BOOT_START \
289 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
290#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
291#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
292#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
293
Haiying Wangc013b742008-10-29 13:32:59 -0400294/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500295#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100296 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
297 | BR_PS_8 /* Port Size = 8 bit */ \
298 | BR_MS_FCM /* MSEL = FCM */ \
299 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500300#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100301 | OR_FCM_PGS /* Large Page*/ \
302 | OR_FCM_CSCT \
303 | OR_FCM_CST \
304 | OR_FCM_CHT \
305 | OR_FCM_SCY_1 \
306 | OR_FCM_TRLX \
307 | OR_FCM_EHTR)
Haiying Wangc013b742008-10-29 13:32:59 -0400308
Kumar Galacb14e932010-11-12 08:22:01 -0600309#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
310#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500311#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
312#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000313#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100314 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
315 | BR_PS_8 /* Port Size = 8 bit */ \
316 | BR_MS_FCM /* MSEL = FCM */ \
317 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500318#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Timur Tabi7ee41102012-07-06 07:39:26 +0000319#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100320 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
321 | BR_PS_8 /* Port Size = 8 bit */ \
322 | BR_MS_FCM /* MSEL = FCM */ \
323 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500324#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400325
Timur Tabi7ee41102012-07-06 07:39:26 +0000326#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
Wolfgang Denk3cbd8232008-11-02 16:14:22 +0100327 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
328 | BR_PS_8 /* Port Size = 8 bit */ \
329 | BR_MS_FCM /* MSEL = FCM */ \
330 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500331#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangc013b742008-10-29 13:32:59 -0400332
Kumar Gala129ba612008-08-12 11:13:08 -0500333/* Serial Port - controlled on board with jumper J8
334 * open - index 2
335 * shorted - index 1
336 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_NS16550_SERIAL
338#define CONFIG_SYS_NS16550_REG_SIZE 1
339#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galacb14e932010-11-12 08:22:01 -0600340#ifdef CONFIG_NAND_SPL
341#define CONFIG_NS16550_MIN_FUNCTIONS
342#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala129ba612008-08-12 11:13:08 -0500345 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
346
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
348#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Kumar Gala129ba612008-08-12 11:13:08 -0500349
Kumar Gala129ba612008-08-12 11:13:08 -0500350/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200351#define CONFIG_SYS_I2C
352#define CONFIG_SYS_I2C_FSL
353#define CONFIG_SYS_FSL_I2C_SPEED 400000
354#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
355#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
356#define CONFIG_SYS_FSL_I2C2_SPEED 400000
357#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
358#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
359#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Kumar Gala129ba612008-08-12 11:13:08 -0500361
362/*
Haiying Wang445a7b32008-10-03 11:47:30 -0400363 * I2C2 EEPROM
364 */
365#define CONFIG_ID_EEPROM
366#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_I2C_EEPROM_NXID
Haiying Wang445a7b32008-10-03 11:47:30 -0400368#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
370#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
371#define CONFIG_SYS_EEPROM_BUS_NUM 1
Haiying Wang445a7b32008-10-03 11:47:30 -0400372
373/*
Kumar Gala129ba612008-08-12 11:13:08 -0500374 * General PCI
375 * Memory space is mapped 1-1, but I/O space must start from 0.
376 */
377
Kumar Gala129ba612008-08-12 11:13:08 -0500378/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600379#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600380#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600381#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500382#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600383#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
384#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600385#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600386#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600387#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600389#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600390#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600391#ifdef CONFIG_PHYS_64BIT
392#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
393#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
Kumar Gala18af1c52009-01-23 14:22:14 -0600395#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500397
398/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600399#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600400#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600401#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500402#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600403#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
404#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600405#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600406#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600407#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600409#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600410#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600411#ifdef CONFIG_PHYS_64BIT
412#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
413#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
Kumar Gala18af1c52009-01-23 14:22:14 -0600415#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500417
418/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala18ea5552010-12-17 06:53:52 -0600419#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600420#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600421#ifdef CONFIG_PHYS_64BIT
Kumar Gala156984a2009-06-18 08:39:42 -0500422#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600423#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
424#else
Kumar Galaad97dce2009-02-09 22:03:05 -0600425#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600426#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600427#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600429#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600430#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Kumar Gala18af1c52009-01-23 14:22:14 -0600431#ifdef CONFIG_PHYS_64BIT
432#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
433#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
Kumar Gala18af1c52009-01-23 14:22:14 -0600435#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala129ba612008-08-12 11:13:08 -0500437
438#if defined(CONFIG_PCI)
439
440/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600441#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Kumar Gala129ba612008-08-12 11:13:08 -0500442
443/* video */
Kumar Gala129ba612008-08-12 11:13:08 -0500444
445#if defined(CONFIG_VIDEO)
446#define CONFIG_BIOSEMU
Kumar Gala129ba612008-08-12 11:13:08 -0500447#define CONFIG_ATI_RADEON_FB
448#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala129ba612008-08-12 11:13:08 -0500450#endif
451
Kumar Gala129ba612008-08-12 11:13:08 -0500452#undef CONFIG_EEPRO100
453#undef CONFIG_TULIP
Kumar Gala129ba612008-08-12 11:13:08 -0500454
Kumar Gala129ba612008-08-12 11:13:08 -0500455#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600456 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
457 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
Kumar Gala129ba612008-08-12 11:13:08 -0500458 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
459#endif
460
461#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Gala129ba612008-08-12 11:13:08 -0500462
463#ifdef CONFIG_SCSI_AHCI
464#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
466#define CONFIG_SYS_SCSI_MAX_LUN 1
467#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
468#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Kumar Gala129ba612008-08-12 11:13:08 -0500469#endif /* SCSI */
470
471#endif /* CONFIG_PCI */
472
Kumar Gala129ba612008-08-12 11:13:08 -0500473#if defined(CONFIG_TSEC_ENET)
474
Kumar Gala129ba612008-08-12 11:13:08 -0500475#define CONFIG_MII 1 /* MII PHY management */
476#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
477#define CONFIG_TSEC1 1
478#define CONFIG_TSEC1_NAME "eTSEC1"
479#define CONFIG_TSEC2 1
480#define CONFIG_TSEC2_NAME "eTSEC2"
481#define CONFIG_TSEC3 1
482#define CONFIG_TSEC3_NAME "eTSEC3"
483#define CONFIG_TSEC4 1
484#define CONFIG_TSEC4_NAME "eTSEC4"
485
Liu Yu7e183ca2008-10-10 11:40:59 +0800486#define CONFIG_PIXIS_SGMII_CMD
487#define CONFIG_FSL_SGMII_RISER 1
488#define SGMII_RISER_PHY_OFFSET 0x1c
489
490#ifdef CONFIG_FSL_SGMII_RISER
491#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
492#endif
493
Kumar Gala129ba612008-08-12 11:13:08 -0500494#define TSEC1_PHY_ADDR 0
495#define TSEC2_PHY_ADDR 1
496#define TSEC3_PHY_ADDR 2
497#define TSEC4_PHY_ADDR 3
498
499#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
500#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
501#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
502#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
503
504#define TSEC1_PHYIDX 0
505#define TSEC2_PHYIDX 0
506#define TSEC3_PHYIDX 0
507#define TSEC4_PHYIDX 0
508
509#define CONFIG_ETHPRIME "eTSEC1"
Kumar Gala129ba612008-08-12 11:13:08 -0500510#endif /* CONFIG_TSEC_ENET */
511
512/*
513 * Environment
514 */
Kumar Galacb14e932010-11-12 08:22:01 -0600515
516#if defined(CONFIG_SYS_RAMBOOT)
Kumar Galacb14e932010-11-12 08:22:01 -0600517
518#else
Kumar Galacb14e932010-11-12 08:22:01 -0600519 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
520 #define CONFIG_ENV_ADDR 0xfff80000
521 #else
522 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
523 #endif
524 #define CONFIG_ENV_SIZE 0x2000
525 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
526#endif
Kumar Gala129ba612008-08-12 11:13:08 -0500527
528#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200529#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala129ba612008-08-12 11:13:08 -0500530
531/*
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800532 * USB
533 */
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800534
Tom Rini8850c5d2017-05-12 22:33:27 -0400535#ifdef CONFIG_USB_EHCI_HCD
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800536#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800537#define CONFIG_PCI_EHCI_DEVICE 0
Zhao Chenhui863a3ea2011-03-04 16:31:41 +0800538#endif
539
Kumar Gala129ba612008-08-12 11:13:08 -0500540#undef CONFIG_WATCHDOG /* watchdog disabled */
541
542/*
543 * Miscellaneous configurable options
544 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200545#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala129ba612008-08-12 11:13:08 -0500546
547/*
548 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500549 * have to be in the first 64 MB of memory, since this is
Kumar Gala129ba612008-08-12 11:13:08 -0500550 * the maximum mapped by the Linux kernel during initialization.
551 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500552#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
553#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala129ba612008-08-12 11:13:08 -0500554
Kumar Gala129ba612008-08-12 11:13:08 -0500555#if defined(CONFIG_CMD_KGDB)
556#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala129ba612008-08-12 11:13:08 -0500557#endif
558
559/*
560 * Environment Configuration
561 */
Kumar Gala129ba612008-08-12 11:13:08 -0500562#if defined(CONFIG_TSEC_ENET)
563#define CONFIG_HAS_ETH0
Kumar Gala129ba612008-08-12 11:13:08 -0500564#define CONFIG_HAS_ETH1
Kumar Gala129ba612008-08-12 11:13:08 -0500565#define CONFIG_HAS_ETH2
Kumar Gala129ba612008-08-12 11:13:08 -0500566#define CONFIG_HAS_ETH3
Kumar Gala129ba612008-08-12 11:13:08 -0500567#endif
568
569#define CONFIG_IPADDR 192.168.1.254
570
Mario Six5bc05432018-03-28 14:38:20 +0200571#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000572#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000573#define CONFIG_BOOTFILE "uImage"
Kumar Gala129ba612008-08-12 11:13:08 -0500574#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
575
576#define CONFIG_SERVERIP 192.168.1.1
577#define CONFIG_GATEWAYIP 192.168.1.1
578#define CONFIG_NETMASK 255.255.255.0
579
580/* default location for tftp and bootm */
581#define CONFIG_LOADADDR 1000000
582
Kumar Gala129ba612008-08-12 11:13:08 -0500583#define CONFIG_EXTRA_ENV_SETTINGS \
Hongtao Jia238e1462012-12-20 19:36:12 +0000584"hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200585"netdev=eth0\0" \
586"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
587"tftpflash=tftpboot $loadaddr $uboot; " \
588 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
589 " +$filesize; " \
590 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
591 " +$filesize; " \
592 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
593 " $filesize; " \
594 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
595 " +$filesize; " \
596 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
597 " $filesize\0" \
598"consoledev=ttyS0\0" \
599"ramdiskaddr=2000000\0" \
600"ramdiskfile=8572ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500601"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200602"fdtfile=8572ds/mpc8572ds.dtb\0" \
603"bdev=sda3\0"
Kumar Gala129ba612008-08-12 11:13:08 -0500604
605#define CONFIG_HDBOOT \
606 "setenv bootargs root=/dev/$bdev rw " \
607 "console=$consoledev,$baudrate $othbootargs;" \
608 "tftp $loadaddr $bootfile;" \
609 "tftp $fdtaddr $fdtfile;" \
610 "bootm $loadaddr - $fdtaddr"
611
612#define CONFIG_NFSBOOTCOMMAND \
613 "setenv bootargs root=/dev/nfs rw " \
614 "nfsroot=$serverip:$rootpath " \
615 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
616 "console=$consoledev,$baudrate $othbootargs;" \
617 "tftp $loadaddr $bootfile;" \
618 "tftp $fdtaddr $fdtfile;" \
619 "bootm $loadaddr - $fdtaddr"
620
621#define CONFIG_RAMBOOTCOMMAND \
622 "setenv bootargs root=/dev/ram rw " \
623 "console=$consoledev,$baudrate $othbootargs;" \
624 "tftp $ramdiskaddr $ramdiskfile;" \
625 "tftp $loadaddr $bootfile;" \
626 "tftp $fdtaddr $fdtfile;" \
627 "bootm $loadaddr $ramdiskaddr $fdtaddr"
628
629#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
630
631#endif /* __CONFIG_H */