blob: 554c13cbc41f75a2023a617d393830e5a60c6618 [file] [log] [blame]
Wang Huan550e3dc2014-09-05 13:52:44 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huan550e3dc2014-09-05 13:52:44 +080010#define CONFIG_LS102XA
11
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080012#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng340848b2015-06-04 12:01:09 +080013
Hongbo Zhang32886282016-07-21 18:09:39 +080014#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
15
Gong Qianyu18fb0e32015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Wang Huan550e3dc2014-09-05 13:52:44 +080017
18#define CONFIG_DISPLAY_CPUINFO
19#define CONFIG_DISPLAY_BOARDINFO
20
21#define CONFIG_SKIP_LOWLEVEL_INIT
22#define CONFIG_BOARD_EARLY_INIT_F
23
tang yuantian41ba57d2014-12-17 12:58:05 +080024#define CONFIG_DEEP_SLEEP
25#if defined(CONFIG_DEEP_SLEEP)
26#define CONFIG_SILENT_CONSOLE
27#endif
28
Wang Huan550e3dc2014-09-05 13:52:44 +080029/*
30 * Size of malloc() pool
31 */
32#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
33
34#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
35#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
36
37/*
38 * Generic Timer Definitions
39 */
40#define GENERIC_TIMER_CLK 12500000
41
42#ifndef __ASSEMBLY__
43unsigned long get_board_sys_clk(void);
44unsigned long get_board_ddr_clk(void);
45#endif
46
Alison Wang70097022016-02-02 15:16:23 +080047#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wangd612f0a2014-12-09 17:38:02 +080048#define CONFIG_SYS_CLK_FREQ 100000000
49#define CONFIG_DDR_CLK_FREQ 100000000
50#define CONFIG_QIXIS_I2C_ACCESS
51#else
Wang Huan550e3dc2014-09-05 13:52:44 +080052#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
53#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Alison Wangd612f0a2014-12-09 17:38:02 +080054#endif
Wang Huan550e3dc2014-09-05 13:52:44 +080055
Alison Wang86949c22014-12-03 15:00:47 +080056#ifdef CONFIG_RAMBOOT_PBL
57#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
58#endif
59
60#ifdef CONFIG_SD_BOOT
Alison Wang70097022016-02-02 15:16:23 +080061#ifdef CONFIG_SD_BOOT_QSPI
62#define CONFIG_SYS_FSL_PBL_RCW \
63 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
64#else
65#define CONFIG_SYS_FSL_PBL_RCW \
66 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
67#endif
Alison Wang86949c22014-12-03 15:00:47 +080068#define CONFIG_SPL_FRAMEWORK
69#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Alison Wang86949c22014-12-03 15:00:47 +080070#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xe8
Alison Wang7ee52af2015-10-30 22:45:38 +080071#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x600
Alison Wang86949c22014-12-03 15:00:47 +080072
73#define CONFIG_SPL_TEXT_BASE 0x10000000
74#define CONFIG_SPL_MAX_SIZE 0x1a000
75#define CONFIG_SPL_STACK 0x1001d000
76#define CONFIG_SPL_PAD_TO 0x1c000
77#define CONFIG_SYS_TEXT_BASE 0x82000000
78
tang yuantian41ba57d2014-12-17 12:58:05 +080079#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
80 CONFIG_SYS_MONITOR_LEN)
Alison Wang86949c22014-12-03 15:00:47 +080081#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
82#define CONFIG_SPL_BSS_START_ADDR 0x80100000
83#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang7ee52af2015-10-30 22:45:38 +080084#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang86949c22014-12-03 15:00:47 +080085#endif
86
Alison Wangd612f0a2014-12-09 17:38:02 +080087#ifdef CONFIG_QSPI_BOOT
88#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wang70097022016-02-02 15:16:23 +080089#endif
90
91#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wangd612f0a2014-12-09 17:38:02 +080092#define CONFIG_SYS_NO_FLASH
93#endif
94
Alison Wang8ab967b2014-12-09 17:38:14 +080095#ifdef CONFIG_NAND_BOOT
96#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
97#define CONFIG_SPL_FRAMEWORK
98#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Alison Wang8ab967b2014-12-09 17:38:14 +080099
100#define CONFIG_SPL_TEXT_BASE 0x10000000
101#define CONFIG_SPL_MAX_SIZE 0x1a000
102#define CONFIG_SPL_STACK 0x1001d000
103#define CONFIG_SPL_PAD_TO 0x1c000
104#define CONFIG_SYS_TEXT_BASE 0x82000000
105
106#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
107#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
108#define CONFIG_SYS_NAND_PAGE_SIZE 2048
109#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
110#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
111
112#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
113#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
114#define CONFIG_SPL_BSS_START_ADDR 0x80100000
115#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
116#define CONFIG_SYS_MONITOR_LEN 0x80000
117#endif
118
Wang Huan550e3dc2014-09-05 13:52:44 +0800119#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang1c69a512015-04-21 16:04:38 +0800120#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huan550e3dc2014-09-05 13:52:44 +0800121#endif
122
123#define CONFIG_NR_DRAM_BANKS 1
124
125#define CONFIG_DDR_SPD
126#define SPD_EEPROM_ADDRESS 0x51
127#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huan550e3dc2014-09-05 13:52:44 +0800128
129#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
York Sunc7eae7f2014-09-11 13:32:07 -0700130#ifndef CONFIG_SYS_FSL_DDR4
Wang Huan550e3dc2014-09-05 13:52:44 +0800131#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
York Sunc7eae7f2014-09-11 13:32:07 -0700132#define CONFIG_SYS_DDR_RAW_TIMING
133#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800134#define CONFIG_DIMM_SLOTS_PER_CTLR 1
135#define CONFIG_CHIP_SELECTS_PER_CTRL 4
136
137#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
138#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
139
140#define CONFIG_DDR_ECC
141#ifdef CONFIG_DDR_ECC
142#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
143#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
144#endif
145
146#define CONFIG_SYS_HAS_SERDES
147
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530148#define CONFIG_FSL_CAAM /* Enable CAAM */
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800149
Alison Wang4c59ab92014-12-09 17:37:49 +0800150#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
151 !defined(CONFIG_QSPI_BOOT)
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800152#define CONFIG_U_QE
153#endif
154
Wang Huan550e3dc2014-09-05 13:52:44 +0800155/*
156 * IFC Definitions
157 */
Alison Wang70097022016-02-02 15:16:23 +0800158#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huan550e3dc2014-09-05 13:52:44 +0800159#define CONFIG_FSL_IFC
160#define CONFIG_SYS_FLASH_BASE 0x60000000
161#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
162
163#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
164#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
165 CSPR_PORT_SIZE_16 | \
166 CSPR_MSEL_NOR | \
167 CSPR_V)
168#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
169#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
170 + 0x8000000) | \
171 CSPR_PORT_SIZE_16 | \
172 CSPR_MSEL_NOR | \
173 CSPR_V)
174#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
175
176#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
177 CSOR_NOR_TRHZ_80)
178#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
179 FTIM0_NOR_TEADC(0x5) | \
180 FTIM0_NOR_TEAHC(0x5))
181#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
182 FTIM1_NOR_TRAD_NOR(0x1a) | \
183 FTIM1_NOR_TSEQRAD_NOR(0x13))
184#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
185 FTIM2_NOR_TCH(0x4) | \
186 FTIM2_NOR_TWPH(0xe) | \
187 FTIM2_NOR_TWP(0x1c))
188#define CONFIG_SYS_NOR_FTIM3 0
189
190#define CONFIG_FLASH_CFI_DRIVER
191#define CONFIG_SYS_FLASH_CFI
192#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
193#define CONFIG_SYS_FLASH_QUIET_TEST
194#define CONFIG_FLASH_SHOW_PROGRESS 45
195#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800196#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huan550e3dc2014-09-05 13:52:44 +0800197
198#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
199#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
200#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
201#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
202
203#define CONFIG_SYS_FLASH_EMPTY_INFO
204#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
205 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
206
207/*
208 * NAND Flash Definitions
209 */
210#define CONFIG_NAND_FSL_IFC
211
212#define CONFIG_SYS_NAND_BASE 0x7e800000
213#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
214
215#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
216
217#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
218 | CSPR_PORT_SIZE_8 \
219 | CSPR_MSEL_NAND \
220 | CSPR_V)
221#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
222#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
223 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
224 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
225 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
226 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
227 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
228 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
229
230#define CONFIG_SYS_NAND_ONFI_DETECTION
231
232#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
233 FTIM0_NAND_TWP(0x18) | \
234 FTIM0_NAND_TWCHT(0x7) | \
235 FTIM0_NAND_TWH(0xa))
236#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
237 FTIM1_NAND_TWBE(0x39) | \
238 FTIM1_NAND_TRR(0xe) | \
239 FTIM1_NAND_TRP(0x18))
240#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
241 FTIM2_NAND_TREH(0xa) | \
242 FTIM2_NAND_TWHRE(0x1e))
243#define CONFIG_SYS_NAND_FTIM3 0x0
244
245#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
246#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wang Huan550e3dc2014-09-05 13:52:44 +0800247#define CONFIG_CMD_NAND
248
249#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Alison Wangd612f0a2014-12-09 17:38:02 +0800250#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800251
252/*
253 * QIXIS Definitions
254 */
255#define CONFIG_FSL_QIXIS
256
257#ifdef CONFIG_FSL_QIXIS
258#define QIXIS_BASE 0x7fb00000
259#define QIXIS_BASE_PHYS QIXIS_BASE
260#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
261#define QIXIS_LBMAP_SWITCH 6
262#define QIXIS_LBMAP_MASK 0x0f
263#define QIXIS_LBMAP_SHIFT 0
264#define QIXIS_LBMAP_DFLTBANK 0x00
265#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhangaeb901f2016-07-21 18:09:38 +0800266#define QIXIS_PWR_CTL 0x21
267#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huan550e3dc2014-09-05 13:52:44 +0800268#define QIXIS_RST_CTL_RESET 0x44
269#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
270#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
271#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
272
273#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
274#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
275 CSPR_PORT_SIZE_8 | \
276 CSPR_MSEL_GPCM | \
277 CSPR_V)
278#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
279#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
280 CSOR_NOR_NOR_MODE_AVD_NOR | \
281 CSOR_NOR_TRHZ_80)
282
283/*
284 * QIXIS Timing parameters for IFC GPCM
285 */
286#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
287 FTIM0_GPCM_TEADC(0xe) | \
288 FTIM0_GPCM_TEAHC(0xe))
289#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
290 FTIM1_GPCM_TRAD(0x1f))
291#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
292 FTIM2_GPCM_TCH(0xe) | \
293 FTIM2_GPCM_TWP(0xf0))
294#define CONFIG_SYS_FPGA_FTIM3 0x0
295#endif
296
Alison Wang8ab967b2014-12-09 17:38:14 +0800297#if defined(CONFIG_NAND_BOOT)
298#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
299#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
300#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
301#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
302#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
303#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
304#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
305#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
306#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
307#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
308#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
309#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
310#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
311#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
312#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
313#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
314#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
315#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
316#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
317#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
318#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
319#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
320#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
321#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
322#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
323#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
324#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
325#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
326#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
327#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
328#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
329#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
330#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800331#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
332#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
333#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
334#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
335#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
336#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
337#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
338#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
339#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
340#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
341#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
342#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
343#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
344#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
345#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
346#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
347#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
348#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
349#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
350#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
351#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
352#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
353#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
354#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
355#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
356#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
357#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
358#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
359#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
360#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
361#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
362#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wang8ab967b2014-12-09 17:38:14 +0800363#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800364
365/*
366 * Serial Port
367 */
Alison Wang8fc21212015-01-04 15:30:58 +0800368#ifdef CONFIG_LPUART
Alison Wang8fc21212015-01-04 15:30:58 +0800369#define CONFIG_LPUART_32B_REG
370#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800371#define CONFIG_CONS_INDEX 1
Wang Huan550e3dc2014-09-05 13:52:44 +0800372#define CONFIG_SYS_NS16550_SERIAL
York Sund83b47b2016-02-08 13:04:17 -0800373#ifndef CONFIG_DM_SERIAL
Wang Huan550e3dc2014-09-05 13:52:44 +0800374#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sund83b47b2016-02-08 13:04:17 -0800375#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800376#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang8fc21212015-01-04 15:30:58 +0800377#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800378
379#define CONFIG_BAUDRATE 115200
380
381/*
382 * I2C
383 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800384#define CONFIG_SYS_I2C
385#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200386#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
387#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700388#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800389
390/*
391 * I2C bus multiplexer
392 */
393#define I2C_MUX_PCA_ADDR_PRI 0x77
394#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Lidd048322014-12-16 14:50:33 +0800395#define I2C_MUX_CH_CH7301 0xC
Wang Huan550e3dc2014-09-05 13:52:44 +0800396
397/*
398 * MMC
399 */
400#define CONFIG_MMC
Wang Huan550e3dc2014-09-05 13:52:44 +0800401#define CONFIG_FSL_ESDHC
402#define CONFIG_GENERIC_MMC
403
Alison Wang8251ed22014-12-09 17:37:34 +0800404#define CONFIG_DOS_PARTITION
405
Haikun Wange5493d42015-06-29 13:08:46 +0530406/* SPI */
Alison Wang70097022016-02-02 15:16:23 +0800407#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wange5493d42015-06-29 13:08:46 +0530408/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800409#define QSPI0_AMBA_BASE 0x40000000
410#define FSL_QSPI_FLASH_SIZE (1 << 24)
411#define FSL_QSPI_FLASH_NUM 2
Haikun Wange5493d42015-06-29 13:08:46 +0530412
413/* DSPI */
Haikun Wange5493d42015-06-29 13:08:46 +0530414
415/* DM SPI */
416#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wange5493d42015-06-29 13:08:46 +0530417#define CONFIG_DM_SPI_FLASH
Jagan Teki68124842015-06-27 22:04:55 +0530418#define CONFIG_SPI_FLASH_DATAFLASH
Haikun Wange5493d42015-06-29 13:08:46 +0530419#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800420#endif
421
Wang Huan550e3dc2014-09-05 13:52:44 +0800422/*
Nikhil Badola8776cb22014-10-17 11:37:25 +0530423 * USB
424 */
Ramneek Mehresh081a1b72015-05-29 14:47:22 +0530425/* EHCI Support - disbaled by default */
426/*#define CONFIG_HAS_FSL_DR_USB*/
Nikhil Badola8776cb22014-10-17 11:37:25 +0530427
428#ifdef CONFIG_HAS_FSL_DR_USB
429#define CONFIG_USB_EHCI
Nikhil Badola8776cb22014-10-17 11:37:25 +0530430#define CONFIG_USB_EHCI_FSL
431#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Nikhil Badola8776cb22014-10-17 11:37:25 +0530432#endif
Ramneek Mehresh081a1b72015-05-29 14:47:22 +0530433
434/*XHCI Support - enabled by default*/
435#define CONFIG_HAS_FSL_XHCI_USB
436
437#ifdef CONFIG_HAS_FSL_XHCI_USB
438#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh081a1b72015-05-29 14:47:22 +0530439#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
440#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
441#endif
442
Nikhil Badola8776cb22014-10-17 11:37:25 +0530443/*
Xiubo Lidd048322014-12-16 14:50:33 +0800444 * Video
445 */
446#define CONFIG_FSL_DCU_FB
447
448#ifdef CONFIG_FSL_DCU_FB
449#define CONFIG_VIDEO
450#define CONFIG_CMD_BMP
451#define CONFIG_CFB_CONSOLE
452#define CONFIG_VGA_AS_SINGLE_DEVICE
453#define CONFIG_VIDEO_LOGO
454#define CONFIG_VIDEO_BMP_LOGO
Alison Wangf8008f12016-03-08 11:59:59 +0800455#define CONFIG_SYS_CONSOLE_IS_IN_ENV
Xiubo Lidd048322014-12-16 14:50:33 +0800456
457#define CONFIG_FSL_DIU_CH7301
458#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
459#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
460#define CONFIG_SYS_I2C_DVI_ADDR 0x75
461#endif
462
463/*
Wang Huan550e3dc2014-09-05 13:52:44 +0800464 * eTSEC
465 */
466#define CONFIG_TSEC_ENET
467
468#ifdef CONFIG_TSEC_ENET
469#define CONFIG_MII
470#define CONFIG_MII_DEFAULT_TSEC 3
471#define CONFIG_TSEC1 1
472#define CONFIG_TSEC1_NAME "eTSEC1"
473#define CONFIG_TSEC2 1
474#define CONFIG_TSEC2_NAME "eTSEC2"
475#define CONFIG_TSEC3 1
476#define CONFIG_TSEC3_NAME "eTSEC3"
477
478#define TSEC1_PHY_ADDR 1
479#define TSEC2_PHY_ADDR 2
480#define TSEC3_PHY_ADDR 3
481
482#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
483#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
484#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
485
486#define TSEC1_PHYIDX 0
487#define TSEC2_PHYIDX 0
488#define TSEC3_PHYIDX 0
489
490#define CONFIG_ETHPRIME "eTSEC1"
491
492#define CONFIG_PHY_GIGE
493#define CONFIG_PHYLIB
494#define CONFIG_PHY_REALTEK
495
496#define CONFIG_HAS_ETH0
497#define CONFIG_HAS_ETH1
498#define CONFIG_HAS_ETH2
499
500#define CONFIG_FSL_SGMII_RISER 1
501#define SGMII_RISER_PHY_OFFSET 0x1b
502
503#ifdef CONFIG_FSL_SGMII_RISER
504#define CONFIG_SYS_TBIPA_VALUE 8
505#endif
506
507#endif
Minghuan Lianda419022014-10-31 13:43:44 +0800508
509/* PCIe */
510#define CONFIG_PCI /* Enable PCI/PCIE */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400511#define CONFIG_PCIE1 /* PCIE controller 1 */
512#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800513#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
514#define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
515
Minghuan Lian180b8682015-01-21 17:29:19 +0800516#define CONFIG_SYS_PCI_64BIT
517
518#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
519#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
520#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
521#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
522
523#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
524#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
525#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
526
527#define CONFIG_SYS_PCIE_MEM_BUS 0x08000000
528#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x04000000
529#define CONFIG_SYS_PCIE_MEM_SIZE 0x08000000 /* 128M */
530
531#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800532#define CONFIG_PCI_PNP
Minghuan Lian180b8682015-01-21 17:29:19 +0800533#define CONFIG_PCI_SCAN_SHOW
534#define CONFIG_CMD_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800535#endif
536
Wang Huan550e3dc2014-09-05 13:52:44 +0800537#define CONFIG_CMDLINE_TAG
538#define CONFIG_CMDLINE_EDITING
Alison Wang86949c22014-12-03 15:00:47 +0800539
Xiubo Li1a2826f2014-11-21 17:40:57 +0800540#define CONFIG_ARMV7_NONSEC
541#define CONFIG_ARMV7_VIRT
542#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800543#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800544#define CONFIG_SMP_PEN_ADDR 0x01ee0200
545#define CONFIG_TIMER_CLK_FREQ 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800546
Wang Huan550e3dc2014-09-05 13:52:44 +0800547#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800548#define HWCONFIG_BUFFER_SIZE 256
549
550#define CONFIG_FSL_DEVICE_DISABLE
Wang Huan550e3dc2014-09-05 13:52:44 +0800551
Wang Huan550e3dc2014-09-05 13:52:44 +0800552
Zhao Qiang713bf942015-09-16 16:20:42 +0800553#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800554
Alison Wang8fc21212015-01-04 15:30:58 +0800555#ifdef CONFIG_LPUART
556#define CONFIG_EXTRA_ENV_SETTINGS \
557 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800558 "fdt_high=0xffffffff\0" \
559 "initrd_high=0xffffffff\0" \
Alison Wang8fc21212015-01-04 15:30:58 +0800560 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
561#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800562#define CONFIG_EXTRA_ENV_SETTINGS \
563 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800564 "fdt_high=0xffffffff\0" \
565 "initrd_high=0xffffffff\0" \
Wang Huan550e3dc2014-09-05 13:52:44 +0800566 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wang8fc21212015-01-04 15:30:58 +0800567#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800568
569/*
570 * Miscellaneous configurable options
571 */
572#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huan550e3dc2014-09-05 13:52:44 +0800573#define CONFIG_AUTO_COMPLETE
574#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
575#define CONFIG_SYS_PBSIZE \
576 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
577#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
578#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
579
Wang Huan550e3dc2014-09-05 13:52:44 +0800580#define CONFIG_SYS_MEMTEST_START 0x80000000
581#define CONFIG_SYS_MEMTEST_END 0x9fffffff
582
583#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huan550e3dc2014-09-05 13:52:44 +0800584
Xiubo Li660673a2014-11-21 17:40:59 +0800585#define CONFIG_LS102XA_STREAM_ID
586
Wang Huan550e3dc2014-09-05 13:52:44 +0800587/*
588 * Stack sizes
589 * The stack sizes are set up in start.S using the settings below
590 */
591#define CONFIG_STACKSIZE (30 * 1024)
592
593#define CONFIG_SYS_INIT_SP_OFFSET \
594 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
595#define CONFIG_SYS_INIT_SP_ADDR \
596 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
597
Alison Wang86949c22014-12-03 15:00:47 +0800598#ifdef CONFIG_SPL_BUILD
599#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
600#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800601#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang86949c22014-12-03 15:00:47 +0800602#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800603
604/*
605 * Environment
606 */
607#define CONFIG_ENV_OVERWRITE
608
Alison Wang86949c22014-12-03 15:00:47 +0800609#if defined(CONFIG_SD_BOOT)
610#define CONFIG_ENV_OFFSET 0x100000
611#define CONFIG_ENV_IS_IN_MMC
612#define CONFIG_SYS_MMC_ENV_DEV 0
613#define CONFIG_ENV_SIZE 0x2000
Alison Wangd612f0a2014-12-09 17:38:02 +0800614#elif defined(CONFIG_QSPI_BOOT)
615#define CONFIG_ENV_IS_IN_SPI_FLASH
616#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
617#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
618#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8ab967b2014-12-09 17:38:14 +0800619#elif defined(CONFIG_NAND_BOOT)
620#define CONFIG_ENV_IS_IN_NAND
621#define CONFIG_ENV_SIZE 0x2000
622#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Alison Wang86949c22014-12-03 15:00:47 +0800623#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800624#define CONFIG_ENV_IS_IN_FLASH
625#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
626#define CONFIG_ENV_SIZE 0x2000
627#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang86949c22014-12-03 15:00:47 +0800628#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800629
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530630#define CONFIG_MISC_INIT_R
631
632/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530633#ifdef CONFIG_FSL_CAAM
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530634#define CONFIG_CMD_HASH
635#define CONFIG_SHA_HW_ACCEL
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530636#endif
637
638#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800639#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530640
Wang Huan550e3dc2014-09-05 13:52:44 +0800641#endif