blob: 8d27e40338cf1deeee08dd0b59c13308c83a9e86 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glassff3e0772015-03-05 12:25:25 -07002/*
3 * Copyright (c) 2014 Google, Inc
4 * Written by Simon Glass <sjg@chromium.org>
Simon Glassff3e0772015-03-05 12:25:25 -07005 */
6
Patrick Delaunayb953ec22021-04-27 11:02:19 +02007#define LOG_CATEGORY UCLASS_PCI
8
Simon Glassff3e0772015-03-05 12:25:25 -07009#include <common.h>
10#include <dm.h>
11#include <errno.h>
Simon Glass691d7192020-05-10 11:40:02 -060012#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060013#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070014#include <malloc.h>
Simon Glassff3e0772015-03-05 12:25:25 -070015#include <pci.h>
Simon Glass401d1c42020-10-30 21:38:53 -060016#include <asm/global_data.h>
Simon Glass21d1fe72015-11-29 13:18:03 -070017#include <asm/io.h>
Simon Glassff3e0772015-03-05 12:25:25 -070018#include <dm/device-internal.h>
Simon Glassbf501592017-05-18 20:09:51 -060019#include <dm/lists.h>
Simon Glass42f36632020-12-16 21:20:18 -070020#include <dm/uclass-internal.h>
Bin Meng348b7442015-08-20 06:40:23 -070021#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
Simon Glass07f2f582019-08-24 14:19:05 -060022#include <asm/fsp/fsp_support.h>
Bin Meng348b7442015-08-20 06:40:23 -070023#endif
Simon Glassf5cbb5c2021-06-27 17:50:57 -060024#include <dt-bindings/pci/pci.h>
Simon Glassc05ed002020-05-10 11:40:11 -060025#include <linux/delay.h>
Simon Glass5e23b8b2015-11-29 13:17:49 -070026#include "pci_internal.h"
Simon Glassff3e0772015-03-05 12:25:25 -070027
28DECLARE_GLOBAL_DATA_PTR;
29
Simon Glassa6eb93b2016-01-18 20:19:14 -070030int pci_get_bus(int busnum, struct udevice **busp)
Simon Glass983c6ba22015-08-31 18:55:35 -060031{
32 int ret;
33
34 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
35
36 /* Since buses may not be numbered yet try a little harder with bus 0 */
37 if (ret == -ENODEV) {
Simon Glass3f603cb2016-02-11 13:23:26 -070038 ret = uclass_first_device_err(UCLASS_PCI, busp);
Simon Glass983c6ba22015-08-31 18:55:35 -060039 if (ret)
40 return ret;
Simon Glass983c6ba22015-08-31 18:55:35 -060041 ret = uclass_get_device_by_seq(UCLASS_PCI, busnum, busp);
42 }
43
44 return ret;
45}
46
Simon Glass9f60fb02015-11-19 20:27:00 -070047struct udevice *pci_get_controller(struct udevice *dev)
48{
49 while (device_is_on_pci_bus(dev))
50 dev = dev->parent;
51
52 return dev;
53}
54
Simon Glass194fca92020-01-27 08:49:38 -070055pci_dev_t dm_pci_get_bdf(const struct udevice *dev)
Simon Glass4b515e42015-07-06 16:47:46 -060056{
Simon Glass8a8d24b2020-12-03 16:55:23 -070057 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glass4b515e42015-07-06 16:47:46 -060058 struct udevice *bus = dev->parent;
59
Simon Glass48862872019-12-29 21:19:14 -070060 /*
61 * This error indicates that @dev is a device on an unprobed PCI bus.
62 * The bus likely has bus=seq == -1, so the PCI_ADD_BUS() macro below
63 * will produce a bad BDF>
64 *
65 * A common cause of this problem is that this function is called in the
Simon Glassd1998a92020-12-03 16:55:21 -070066 * of_to_plat() method of @dev. Accessing the PCI bus in that
Simon Glass48862872019-12-29 21:19:14 -070067 * method is not allowed, since it has not yet been probed. To fix this,
68 * move that access to the probe() method of @dev instead.
69 */
70 if (!device_active(bus))
71 log_err("PCI: Device '%s' on unprobed bus '%s'\n", dev->name,
72 bus->name);
Simon Glass8b85dfc2020-12-16 21:20:07 -070073 return PCI_ADD_BUS(dev_seq(bus), pplat->devfn);
Simon Glass4b515e42015-07-06 16:47:46 -060074}
75
Simon Glassff3e0772015-03-05 12:25:25 -070076/**
77 * pci_get_bus_max() - returns the bus number of the last active bus
78 *
Heinrich Schuchardt185f8122022-01-19 18:05:50 +010079 * Return: last bus number, or -1 if no active buses
Simon Glassff3e0772015-03-05 12:25:25 -070080 */
81static int pci_get_bus_max(void)
82{
83 struct udevice *bus;
84 struct uclass *uc;
85 int ret = -1;
86
87 ret = uclass_get(UCLASS_PCI, &uc);
88 uclass_foreach_dev(bus, uc) {
Simon Glass8b85dfc2020-12-16 21:20:07 -070089 if (dev_seq(bus) > ret)
90 ret = dev_seq(bus);
Simon Glassff3e0772015-03-05 12:25:25 -070091 }
92
93 debug("%s: ret=%d\n", __func__, ret);
94
95 return ret;
96}
97
98int pci_last_busno(void)
99{
Bin Meng069155c2015-10-01 00:36:01 -0700100 return pci_get_bus_max();
Simon Glassff3e0772015-03-05 12:25:25 -0700101}
102
103int pci_get_ff(enum pci_size_t size)
104{
105 switch (size) {
106 case PCI_SIZE_8:
107 return 0xff;
108 case PCI_SIZE_16:
109 return 0xffff;
110 default:
111 return 0xffffffff;
112 }
113}
114
Marek Vasut02e4d382018-10-10 21:27:06 +0200115static void pci_dev_find_ofnode(struct udevice *bus, phys_addr_t bdf,
116 ofnode *rnode)
117{
118 struct fdt_pci_addr addr;
119 ofnode node;
120 int ret;
121
122 dev_for_each_subnode(node, bus) {
123 ret = ofnode_read_pci_addr(node, FDT_PCI_SPACE_CONFIG, "reg",
124 &addr);
125 if (ret)
126 continue;
127
128 if (PCI_MASK_BUS(addr.phys_hi) != PCI_MASK_BUS(bdf))
129 continue;
130
131 *rnode = node;
132 break;
133 }
134};
135
Simon Glassc4e72c42020-01-27 08:49:37 -0700136int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
Simon Glassff3e0772015-03-05 12:25:25 -0700137 struct udevice **devp)
138{
139 struct udevice *dev;
140
141 for (device_find_first_child(bus, &dev);
142 dev;
143 device_find_next_child(&dev)) {
Simon Glass8a8d24b2020-12-03 16:55:23 -0700144 struct pci_child_plat *pplat;
Simon Glassff3e0772015-03-05 12:25:25 -0700145
Simon Glasscaa4daa2020-12-03 16:55:18 -0700146 pplat = dev_get_parent_plat(dev);
Simon Glassff3e0772015-03-05 12:25:25 -0700147 if (pplat && pplat->devfn == find_devfn) {
148 *devp = dev;
149 return 0;
150 }
151 }
152
153 return -ENODEV;
154}
155
Simon Glassf3f1fae2015-11-29 13:17:48 -0700156int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp)
Simon Glassff3e0772015-03-05 12:25:25 -0700157{
158 struct udevice *bus;
159 int ret;
160
Simon Glass983c6ba22015-08-31 18:55:35 -0600161 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700162 if (ret)
163 return ret;
164 return pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), devp);
165}
166
167static int pci_device_matches_ids(struct udevice *dev,
Simon Glasse58f3a72021-06-27 17:50:56 -0600168 const struct pci_device_id *ids)
Simon Glassff3e0772015-03-05 12:25:25 -0700169{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700170 struct pci_child_plat *pplat;
Simon Glassff3e0772015-03-05 12:25:25 -0700171 int i;
172
Simon Glasscaa4daa2020-12-03 16:55:18 -0700173 pplat = dev_get_parent_plat(dev);
Simon Glassff3e0772015-03-05 12:25:25 -0700174 if (!pplat)
175 return -EINVAL;
176 for (i = 0; ids[i].vendor != 0; i++) {
177 if (pplat->vendor == ids[i].vendor &&
178 pplat->device == ids[i].device)
179 return i;
180 }
181
182 return -EINVAL;
183}
184
Simon Glasse58f3a72021-06-27 17:50:56 -0600185int pci_bus_find_devices(struct udevice *bus, const struct pci_device_id *ids,
Simon Glassff3e0772015-03-05 12:25:25 -0700186 int *indexp, struct udevice **devp)
187{
188 struct udevice *dev;
189
190 /* Scan all devices on this bus */
191 for (device_find_first_child(bus, &dev);
192 dev;
193 device_find_next_child(&dev)) {
194 if (pci_device_matches_ids(dev, ids) >= 0) {
195 if ((*indexp)-- <= 0) {
196 *devp = dev;
197 return 0;
198 }
199 }
200 }
201
202 return -ENODEV;
203}
204
Simon Glasse58f3a72021-06-27 17:50:56 -0600205int pci_find_device_id(const struct pci_device_id *ids, int index,
Simon Glassff3e0772015-03-05 12:25:25 -0700206 struct udevice **devp)
207{
208 struct udevice *bus;
209
210 /* Scan all known buses */
211 for (uclass_first_device(UCLASS_PCI, &bus);
212 bus;
213 uclass_next_device(&bus)) {
214 if (!pci_bus_find_devices(bus, ids, &index, devp))
215 return 0;
216 }
217 *devp = NULL;
218
219 return -ENODEV;
220}
221
Simon Glass5c0bf642015-11-29 13:17:50 -0700222static int dm_pci_bus_find_device(struct udevice *bus, unsigned int vendor,
223 unsigned int device, int *indexp,
224 struct udevice **devp)
225{
Simon Glass8a8d24b2020-12-03 16:55:23 -0700226 struct pci_child_plat *pplat;
Simon Glass5c0bf642015-11-29 13:17:50 -0700227 struct udevice *dev;
228
229 for (device_find_first_child(bus, &dev);
230 dev;
231 device_find_next_child(&dev)) {
Simon Glasscaa4daa2020-12-03 16:55:18 -0700232 pplat = dev_get_parent_plat(dev);
Simon Glass5c0bf642015-11-29 13:17:50 -0700233 if (pplat->vendor == vendor && pplat->device == device) {
234 if (!(*indexp)--) {
235 *devp = dev;
236 return 0;
237 }
238 }
239 }
240
241 return -ENODEV;
242}
243
244int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
245 struct udevice **devp)
246{
247 struct udevice *bus;
248
249 /* Scan all known buses */
250 for (uclass_first_device(UCLASS_PCI, &bus);
251 bus;
252 uclass_next_device(&bus)) {
253 if (!dm_pci_bus_find_device(bus, vendor, device, &index, devp))
254 return device_probe(*devp);
255 }
256 *devp = NULL;
257
258 return -ENODEV;
259}
260
Simon Glassa0eb8352015-11-29 13:17:52 -0700261int dm_pci_find_class(uint find_class, int index, struct udevice **devp)
262{
263 struct udevice *dev;
264
265 /* Scan all known buses */
266 for (pci_find_first_device(&dev);
267 dev;
268 pci_find_next_device(&dev)) {
Simon Glass8a8d24b2020-12-03 16:55:23 -0700269 struct pci_child_plat *pplat = dev_get_parent_plat(dev);
Simon Glassa0eb8352015-11-29 13:17:52 -0700270
271 if (pplat->class == find_class && !index--) {
272 *devp = dev;
273 return device_probe(*devp);
274 }
275 }
276 *devp = NULL;
277
278 return -ENODEV;
279}
280
Simon Glassff3e0772015-03-05 12:25:25 -0700281int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
282 unsigned long value, enum pci_size_t size)
283{
284 struct dm_pci_ops *ops;
285
286 ops = pci_get_ops(bus);
287 if (!ops->write_config)
288 return -ENOSYS;
Pali RohĂĄrd9f554b2022-07-03 12:48:06 +0200289 if (offset < 0 || offset >= 4096)
290 return -EINVAL;
Simon Glassff3e0772015-03-05 12:25:25 -0700291 return ops->write_config(bus, bdf, offset, value, size);
292}
293
Simon Glass319dba12016-03-06 19:27:52 -0700294int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
295 u32 clr, u32 set)
296{
297 ulong val;
298 int ret;
299
300 ret = pci_bus_read_config(bus, bdf, offset, &val, PCI_SIZE_32);
301 if (ret)
302 return ret;
303 val &= ~clr;
304 val |= set;
305
306 return pci_bus_write_config(bus, bdf, offset, val, PCI_SIZE_32);
307}
308
Vladimir Olteanf98aa782021-09-17 15:11:25 +0300309static int pci_write_config(pci_dev_t bdf, int offset, unsigned long value,
310 enum pci_size_t size)
Simon Glassff3e0772015-03-05 12:25:25 -0700311{
312 struct udevice *bus;
313 int ret;
314
Simon Glass983c6ba22015-08-31 18:55:35 -0600315 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700316 if (ret)
317 return ret;
318
Bin Meng4d8615c2015-07-19 00:20:04 +0800319 return pci_bus_write_config(bus, bdf, offset, value, size);
Simon Glassff3e0772015-03-05 12:25:25 -0700320}
321
Simon Glass66afb4e2015-08-10 07:05:03 -0600322int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
323 enum pci_size_t size)
324{
325 struct udevice *bus;
326
Bin Meng1e0f2262015-09-11 03:24:34 -0700327 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass66afb4e2015-08-10 07:05:03 -0600328 bus = bus->parent;
Simon Glass21ccce12015-11-29 13:17:47 -0700329 return pci_bus_write_config(bus, dm_pci_get_bdf(dev), offset, value,
330 size);
Simon Glass66afb4e2015-08-10 07:05:03 -0600331}
332
Simon Glassff3e0772015-03-05 12:25:25 -0700333int pci_write_config32(pci_dev_t bdf, int offset, u32 value)
334{
335 return pci_write_config(bdf, offset, value, PCI_SIZE_32);
336}
337
338int pci_write_config16(pci_dev_t bdf, int offset, u16 value)
339{
340 return pci_write_config(bdf, offset, value, PCI_SIZE_16);
341}
342
343int pci_write_config8(pci_dev_t bdf, int offset, u8 value)
344{
345 return pci_write_config(bdf, offset, value, PCI_SIZE_8);
346}
347
Simon Glass66afb4e2015-08-10 07:05:03 -0600348int dm_pci_write_config8(struct udevice *dev, int offset, u8 value)
349{
350 return dm_pci_write_config(dev, offset, value, PCI_SIZE_8);
351}
352
353int dm_pci_write_config16(struct udevice *dev, int offset, u16 value)
354{
355 return dm_pci_write_config(dev, offset, value, PCI_SIZE_16);
356}
357
358int dm_pci_write_config32(struct udevice *dev, int offset, u32 value)
359{
360 return dm_pci_write_config(dev, offset, value, PCI_SIZE_32);
361}
362
Simon Glass194fca92020-01-27 08:49:38 -0700363int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
Simon Glassff3e0772015-03-05 12:25:25 -0700364 unsigned long *valuep, enum pci_size_t size)
365{
366 struct dm_pci_ops *ops;
367
368 ops = pci_get_ops(bus);
Pali RohĂĄrd9f554b2022-07-03 12:48:06 +0200369 if (!ops->read_config) {
370 *valuep = pci_conv_32_to_size(~0, offset, size);
Simon Glassff3e0772015-03-05 12:25:25 -0700371 return -ENOSYS;
Pali RohĂĄrd9f554b2022-07-03 12:48:06 +0200372 }
373 if (offset < 0 || offset >= 4096) {
374 *valuep = pci_conv_32_to_size(0, offset, size);
375 return -EINVAL;
376 }
Simon Glassff3e0772015-03-05 12:25:25 -0700377 return ops->read_config(bus, bdf, offset, valuep, size);
378}
379
Vladimir Oltean1512ac12021-09-17 15:11:26 +0300380static int pci_read_config(pci_dev_t bdf, int offset, unsigned long *valuep,
381 enum pci_size_t size)
Simon Glassff3e0772015-03-05 12:25:25 -0700382{
383 struct udevice *bus;
384 int ret;
385
Simon Glass983c6ba22015-08-31 18:55:35 -0600386 ret = pci_get_bus(PCI_BUS(bdf), &bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700387 if (ret)
388 return ret;
389
Bin Meng4d8615c2015-07-19 00:20:04 +0800390 return pci_bus_read_config(bus, bdf, offset, valuep, size);
Simon Glassff3e0772015-03-05 12:25:25 -0700391}
392
Simon Glass194fca92020-01-27 08:49:38 -0700393int dm_pci_read_config(const struct udevice *dev, int offset,
394 unsigned long *valuep, enum pci_size_t size)
Simon Glass66afb4e2015-08-10 07:05:03 -0600395{
Simon Glass194fca92020-01-27 08:49:38 -0700396 const struct udevice *bus;
Simon Glass66afb4e2015-08-10 07:05:03 -0600397
Bin Meng1e0f2262015-09-11 03:24:34 -0700398 for (bus = dev; device_is_on_pci_bus(bus);)
Simon Glass66afb4e2015-08-10 07:05:03 -0600399 bus = bus->parent;
Simon Glass21ccce12015-11-29 13:17:47 -0700400 return pci_bus_read_config(bus, dm_pci_get_bdf(dev), offset, valuep,
Simon Glass66afb4e2015-08-10 07:05:03 -0600401 size);
402}
403
Simon Glassff3e0772015-03-05 12:25:25 -0700404int pci_read_config32(pci_dev_t bdf, int offset, u32 *valuep)
405{
406 unsigned long value;
407 int ret;
408
409 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_32);
410 if (ret)
411 return ret;
412 *valuep = value;
413
414 return 0;
415}
416
417int pci_read_config16(pci_dev_t bdf, int offset, u16 *valuep)
418{
419 unsigned long value;
420 int ret;
421
422 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_16);
423 if (ret)
424 return ret;
425 *valuep = value;
426
427 return 0;
428}
429
430int pci_read_config8(pci_dev_t bdf, int offset, u8 *valuep)
431{
432 unsigned long value;
433 int ret;
434
435 ret = pci_read_config(bdf, offset, &value, PCI_SIZE_8);
436 if (ret)
437 return ret;
438 *valuep = value;
439
440 return 0;
441}
442
Simon Glass194fca92020-01-27 08:49:38 -0700443int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep)
Simon Glass66afb4e2015-08-10 07:05:03 -0600444{
445 unsigned long value;
446 int ret;
447
448 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_8);
449 if (ret)
450 return ret;
451 *valuep = value;
452
453 return 0;
454}
455
Simon Glass194fca92020-01-27 08:49:38 -0700456int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep)
Simon Glass66afb4e2015-08-10 07:05:03 -0600457{
458 unsigned long value;
459 int ret;
460
461 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_16);
462 if (ret)
463 return ret;
464 *valuep = value;
465
466 return 0;
467}
468
Simon Glass194fca92020-01-27 08:49:38 -0700469int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep)
Simon Glass66afb4e2015-08-10 07:05:03 -0600470{
471 unsigned long value;
472 int ret;
473
474 ret = dm_pci_read_config(dev, offset, &value, PCI_SIZE_32);
475 if (ret)
476 return ret;
477 *valuep = value;
478
479 return 0;
480}
481
Simon Glass319dba12016-03-06 19:27:52 -0700482int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set)
483{
484 u8 val;
485 int ret;
486
487 ret = dm_pci_read_config8(dev, offset, &val);
488 if (ret)
489 return ret;
490 val &= ~clr;
491 val |= set;
492
493 return dm_pci_write_config8(dev, offset, val);
494}
495
496int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set)
497{
498 u16 val;
499 int ret;
500
501 ret = dm_pci_read_config16(dev, offset, &val);
502 if (ret)
503 return ret;
504 val &= ~clr;
505 val |= set;
506
507 return dm_pci_write_config16(dev, offset, val);
508}
509
510int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set)
511{
512 u32 val;
513 int ret;
514
515 ret = dm_pci_read_config32(dev, offset, &val);
516 if (ret)
517 return ret;
518 val &= ~clr;
519 val |= set;
520
521 return dm_pci_write_config32(dev, offset, val);
522}
523
Bin Mengbbbcb522015-10-01 00:36:02 -0700524static void set_vga_bridge_bits(struct udevice *dev)
525{
526 struct udevice *parent = dev->parent;
527 u16 bc;
528
Simon Glass8b85dfc2020-12-16 21:20:07 -0700529 while (dev_seq(parent) != 0) {
Bin Mengbbbcb522015-10-01 00:36:02 -0700530 dm_pci_read_config16(parent, PCI_BRIDGE_CONTROL, &bc);
531 bc |= PCI_BRIDGE_CTL_VGA;
532 dm_pci_write_config16(parent, PCI_BRIDGE_CONTROL, bc);
533 parent = parent->parent;
534 }
535}
536
Simon Glassff3e0772015-03-05 12:25:25 -0700537int pci_auto_config_devices(struct udevice *bus)
538{
Simon Glass0fd3d912020-12-22 19:30:28 -0700539 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glass8a8d24b2020-12-03 16:55:23 -0700540 struct pci_child_plat *pplat;
Simon Glassff3e0772015-03-05 12:25:25 -0700541 unsigned int sub_bus;
542 struct udevice *dev;
543 int ret;
544
Simon Glass8b85dfc2020-12-16 21:20:07 -0700545 sub_bus = dev_seq(bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700546 debug("%s: start\n", __func__);
547 pciauto_config_init(hose);
548 for (ret = device_find_first_child(bus, &dev);
549 !ret && dev;
550 ret = device_find_next_child(&dev)) {
Simon Glassff3e0772015-03-05 12:25:25 -0700551 unsigned int max_bus;
Simon Glass4d214552015-09-08 17:52:47 -0600552 int ret;
Simon Glassff3e0772015-03-05 12:25:25 -0700553
Simon Glassff3e0772015-03-05 12:25:25 -0700554 debug("%s: device %s\n", __func__, dev->name);
Simon Glass7d14ee42020-12-19 10:40:13 -0700555 if (dev_has_ofnode(dev) &&
Suneel Garapatif0c36922020-05-04 21:25:25 -0700556 dev_read_bool(dev, "pci,no-autoconfig"))
Simon Glassd8c7fb52020-04-08 16:57:26 -0600557 continue;
Simon Glass5e23b8b2015-11-29 13:17:49 -0700558 ret = dm_pciauto_config_device(dev);
Simon Glass4d214552015-09-08 17:52:47 -0600559 if (ret < 0)
Simon Glass42f36632020-12-16 21:20:18 -0700560 return log_msg_ret("auto", ret);
Simon Glass4d214552015-09-08 17:52:47 -0600561 max_bus = ret;
Simon Glassff3e0772015-03-05 12:25:25 -0700562 sub_bus = max(sub_bus, max_bus);
Bin Mengbbbcb522015-10-01 00:36:02 -0700563
Masami Hiramatsu2f7dddc2021-06-04 18:43:34 +0900564 if (dev_get_parent(dev) == bus)
565 continue;
566
Simon Glasscaa4daa2020-12-03 16:55:18 -0700567 pplat = dev_get_parent_plat(dev);
Bin Mengbbbcb522015-10-01 00:36:02 -0700568 if (pplat->class == (PCI_CLASS_DISPLAY_VGA << 8))
569 set_vga_bridge_bits(dev);
Simon Glassff3e0772015-03-05 12:25:25 -0700570 }
Pali RohĂĄr8c303bc2022-01-17 16:38:37 +0100571 if (hose->last_busno < sub_bus)
572 hose->last_busno = sub_bus;
Simon Glassff3e0772015-03-05 12:25:25 -0700573 debug("%s: done\n", __func__);
574
Simon Glass42f36632020-12-16 21:20:18 -0700575 return log_msg_ret("sub", sub_bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700576}
577
Tuomas Tynkkynenbadb9922017-09-19 23:18:03 +0300578int pci_generic_mmap_write_config(
Simon Glassc4e72c42020-01-27 08:49:37 -0700579 const struct udevice *bus,
580 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
581 void **addrp),
Tuomas Tynkkynenbadb9922017-09-19 23:18:03 +0300582 pci_dev_t bdf,
583 uint offset,
584 ulong value,
585 enum pci_size_t size)
586{
587 void *address;
588
589 if (addr_f(bus, bdf, offset, &address) < 0)
590 return 0;
591
592 switch (size) {
593 case PCI_SIZE_8:
594 writeb(value, address);
595 return 0;
596 case PCI_SIZE_16:
597 writew(value, address);
598 return 0;
599 case PCI_SIZE_32:
600 writel(value, address);
601 return 0;
602 default:
603 return -EINVAL;
604 }
605}
606
607int pci_generic_mmap_read_config(
Simon Glassc4e72c42020-01-27 08:49:37 -0700608 const struct udevice *bus,
609 int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
610 void **addrp),
Tuomas Tynkkynenbadb9922017-09-19 23:18:03 +0300611 pci_dev_t bdf,
612 uint offset,
613 ulong *valuep,
614 enum pci_size_t size)
615{
616 void *address;
617
618 if (addr_f(bus, bdf, offset, &address) < 0) {
619 *valuep = pci_get_ff(size);
620 return 0;
621 }
622
623 switch (size) {
624 case PCI_SIZE_8:
625 *valuep = readb(address);
626 return 0;
627 case PCI_SIZE_16:
628 *valuep = readw(address);
629 return 0;
630 case PCI_SIZE_32:
631 *valuep = readl(address);
632 return 0;
633 default:
634 return -EINVAL;
635 }
636}
637
Simon Glass5e23b8b2015-11-29 13:17:49 -0700638int dm_pci_hose_probe_bus(struct udevice *bus)
Simon Glassff3e0772015-03-05 12:25:25 -0700639{
Pali RohĂĄr63ae80d2021-10-07 14:50:58 +0200640 u8 header_type;
Simon Glassff3e0772015-03-05 12:25:25 -0700641 int sub_bus;
642 int ret;
Suneel Garapati636cc172019-10-19 15:52:32 -0700643 int ea_pos;
644 u8 reg;
Simon Glassff3e0772015-03-05 12:25:25 -0700645
646 debug("%s\n", __func__);
Simon Glassff3e0772015-03-05 12:25:25 -0700647
Pali RohĂĄr63ae80d2021-10-07 14:50:58 +0200648 dm_pci_read_config8(bus, PCI_HEADER_TYPE, &header_type);
649 header_type &= 0x7f;
650 if (header_type != PCI_HEADER_TYPE_BRIDGE) {
651 debug("%s: Skipping PCI device %d with Non-Bridge Header Type 0x%x\n",
652 __func__, PCI_DEV(dm_pci_get_bdf(bus)), header_type);
653 return log_msg_ret("probe", -EINVAL);
654 }
655
Andrew Scull3b920182022-04-21 16:11:16 +0000656 if (IS_ENABLED(CONFIG_PCI_ENHANCED_ALLOCATION))
657 ea_pos = dm_pci_find_capability(bus, PCI_CAP_ID_EA);
658 else
659 ea_pos = 0;
660
Suneel Garapati636cc172019-10-19 15:52:32 -0700661 if (ea_pos) {
662 dm_pci_read_config8(bus, ea_pos + sizeof(u32) + sizeof(u8),
663 &reg);
664 sub_bus = reg;
665 } else {
666 sub_bus = pci_get_bus_max() + 1;
667 }
Simon Glassff3e0772015-03-05 12:25:25 -0700668 debug("%s: bus = %d/%s\n", __func__, sub_bus, bus->name);
Simon Glass5e23b8b2015-11-29 13:17:49 -0700669 dm_pciauto_prescan_setup_bridge(bus, sub_bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700670
671 ret = device_probe(bus);
672 if (ret) {
Simon Glass3129ace2015-09-08 17:52:48 -0600673 debug("%s: Cannot probe bus %s: %d\n", __func__, bus->name,
Simon Glassff3e0772015-03-05 12:25:25 -0700674 ret);
Simon Glass42f36632020-12-16 21:20:18 -0700675 return log_msg_ret("probe", ret);
Simon Glassff3e0772015-03-05 12:25:25 -0700676 }
Suneel Garapati636cc172019-10-19 15:52:32 -0700677
Masami Hiramatsu19e1b8d2021-04-16 14:53:46 -0700678 if (!ea_pos)
679 sub_bus = pci_get_bus_max();
680
Simon Glass5e23b8b2015-11-29 13:17:49 -0700681 dm_pciauto_postscan_setup_bridge(bus, sub_bus);
Simon Glassff3e0772015-03-05 12:25:25 -0700682
683 return sub_bus;
684}
685
Simon Glassaba92962015-07-06 16:47:44 -0600686/**
687 * pci_match_one_device - Tell if a PCI device structure has a matching
688 * PCI device id structure
689 * @id: single PCI device id structure to match
Hou Zhiqiang0367bd42017-03-22 16:07:24 +0800690 * @find: the PCI device id structure to match against
Simon Glassaba92962015-07-06 16:47:44 -0600691 *
Hou Zhiqiang0367bd42017-03-22 16:07:24 +0800692 * Returns true if the finding pci_device_id structure matched or false if
693 * there is no match.
Simon Glassaba92962015-07-06 16:47:44 -0600694 */
695static bool pci_match_one_id(const struct pci_device_id *id,
696 const struct pci_device_id *find)
697{
698 if ((id->vendor == PCI_ANY_ID || id->vendor == find->vendor) &&
699 (id->device == PCI_ANY_ID || id->device == find->device) &&
700 (id->subvendor == PCI_ANY_ID || id->subvendor == find->subvendor) &&
701 (id->subdevice == PCI_ANY_ID || id->subdevice == find->subdevice) &&
702 !((id->class ^ find->class) & id->class_mask))
703 return true;
704
705 return false;
706}
707
708/**
Simon Glassf5cbb5c2021-06-27 17:50:57 -0600709 * pci_need_device_pre_reloc() - Check if a device should be bound
710 *
711 * This checks a list of vendor/device-ID values indicating devices that should
712 * be bound before relocation.
713 *
714 * @bus: Bus to check
715 * @vendor: Vendor ID to check
716 * @device: Device ID to check
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100717 * Return: true if the vendor/device is in the list, false if not
Simon Glassf5cbb5c2021-06-27 17:50:57 -0600718 */
719static bool pci_need_device_pre_reloc(struct udevice *bus, uint vendor,
720 uint device)
721{
722 u32 vendev;
723 int index;
724
725 for (index = 0;
726 !dev_read_u32_index(bus, "u-boot,pci-pre-reloc", index,
727 &vendev);
728 index++) {
729 if (vendev == PCI_VENDEV(vendor, device))
730 return true;
731 }
732
733 return false;
734}
735
736/**
Simon Glassaba92962015-07-06 16:47:44 -0600737 * pci_find_and_bind_driver() - Find and bind the right PCI driver
738 *
739 * This only looks at certain fields in the descriptor.
Simon Glass5dbcf3a2015-09-08 17:52:49 -0600740 *
741 * @parent: Parent bus
742 * @find_id: Specification of the driver to find
743 * @bdf: Bus/device/function addreess - see PCI_BDF()
744 * @devp: Returns a pointer to the device created
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100745 * Return: 0 if OK, -EPERM if the device is not needed before relocation and
Simon Glass5dbcf3a2015-09-08 17:52:49 -0600746 * therefore was not created, other -ve value on error
Simon Glassaba92962015-07-06 16:47:44 -0600747 */
748static int pci_find_and_bind_driver(struct udevice *parent,
Simon Glass5dbcf3a2015-09-08 17:52:49 -0600749 struct pci_device_id *find_id,
750 pci_dev_t bdf, struct udevice **devp)
Simon Glassaba92962015-07-06 16:47:44 -0600751{
752 struct pci_driver_entry *start, *entry;
Marek Vasut02e4d382018-10-10 21:27:06 +0200753 ofnode node = ofnode_null();
Simon Glassaba92962015-07-06 16:47:44 -0600754 const char *drv;
755 int n_ents;
756 int ret;
757 char name[30], *str;
Bin Meng08fc7b82015-08-20 06:40:17 -0700758 bool bridge;
Simon Glassaba92962015-07-06 16:47:44 -0600759
760 *devp = NULL;
761
762 debug("%s: Searching for driver: vendor=%x, device=%x\n", __func__,
763 find_id->vendor, find_id->device);
Marek Vasut02e4d382018-10-10 21:27:06 +0200764
765 /* Determine optional OF node */
Suneel Garapatibc301402019-10-19 16:02:48 -0700766 if (ofnode_valid(dev_ofnode(parent)))
767 pci_dev_find_ofnode(parent, bdf, &node);
Marek Vasut02e4d382018-10-10 21:27:06 +0200768
Simon Glass89090662022-09-06 20:27:17 -0600769 if (ofnode_valid(node) && !ofnode_is_enabled(node)) {
Michael Wallea6cd5972019-12-01 17:45:18 +0100770 debug("%s: Ignoring disabled device\n", __func__);
Simon Glass42f36632020-12-16 21:20:18 -0700771 return log_msg_ret("dis", -EPERM);
Michael Wallea6cd5972019-12-01 17:45:18 +0100772 }
773
Simon Glassaba92962015-07-06 16:47:44 -0600774 start = ll_entry_start(struct pci_driver_entry, pci_driver_entry);
775 n_ents = ll_entry_count(struct pci_driver_entry, pci_driver_entry);
776 for (entry = start; entry != start + n_ents; entry++) {
777 const struct pci_device_id *id;
778 struct udevice *dev;
779 const struct driver *drv;
780
781 for (id = entry->match;
782 id->vendor || id->subvendor || id->class_mask;
783 id++) {
784 if (!pci_match_one_id(id, find_id))
785 continue;
786
787 drv = entry->driver;
Bin Meng08fc7b82015-08-20 06:40:17 -0700788
789 /*
790 * In the pre-relocation phase, we only bind devices
791 * whose driver has the DM_FLAG_PRE_RELOC set, to save
792 * precious memory space as on some platforms as that
793 * space is pretty limited (ie: using Cache As RAM).
794 */
795 if (!(gd->flags & GD_FLG_RELOC) &&
796 !(drv->flags & DM_FLAG_PRE_RELOC))
Simon Glass42f36632020-12-16 21:20:18 -0700797 return log_msg_ret("pre", -EPERM);
Bin Meng08fc7b82015-08-20 06:40:17 -0700798
Simon Glassaba92962015-07-06 16:47:44 -0600799 /*
800 * We could pass the descriptor to the driver as
Simon Glasscaa4daa2020-12-03 16:55:18 -0700801 * plat (instead of NULL) and allow its bind()
Simon Glassaba92962015-07-06 16:47:44 -0600802 * method to return -ENOENT if it doesn't support this
803 * device. That way we could continue the search to
804 * find another driver. For now this doesn't seem
805 * necesssary, so just bind the first match.
806 */
Simon Glass734206d2020-11-28 17:50:01 -0700807 ret = device_bind(parent, drv, drv->name, NULL, node,
808 &dev);
Simon Glassaba92962015-07-06 16:47:44 -0600809 if (ret)
810 goto error;
811 debug("%s: Match found: %s\n", __func__, drv->name);
Bin Menged698aa2018-08-03 01:14:44 -0700812 dev->driver_data = id->driver_data;
Simon Glassaba92962015-07-06 16:47:44 -0600813 *devp = dev;
814 return 0;
815 }
816 }
817
Bin Meng08fc7b82015-08-20 06:40:17 -0700818 bridge = (find_id->class >> 8) == PCI_CLASS_BRIDGE_PCI;
819 /*
820 * In the pre-relocation phase, we only bind bridge devices to save
821 * precious memory space as on some platforms as that space is pretty
822 * limited (ie: using Cache As RAM).
823 */
Simon Glassf5cbb5c2021-06-27 17:50:57 -0600824 if (!(gd->flags & GD_FLG_RELOC) && !bridge &&
825 !pci_need_device_pre_reloc(parent, find_id->vendor,
826 find_id->device))
Simon Glass42f36632020-12-16 21:20:18 -0700827 return log_msg_ret("notbr", -EPERM);
Bin Meng08fc7b82015-08-20 06:40:17 -0700828
Simon Glassaba92962015-07-06 16:47:44 -0600829 /* Bind a generic driver so that the device can be used */
Simon Glass8b85dfc2020-12-16 21:20:07 -0700830 sprintf(name, "pci_%x:%x.%x", dev_seq(parent), PCI_DEV(bdf),
Bin Meng4d8615c2015-07-19 00:20:04 +0800831 PCI_FUNC(bdf));
Simon Glassaba92962015-07-06 16:47:44 -0600832 str = strdup(name);
833 if (!str)
834 return -ENOMEM;
Bin Meng08fc7b82015-08-20 06:40:17 -0700835 drv = bridge ? "pci_bridge_drv" : "pci_generic_drv";
836
Marek Vasut02e4d382018-10-10 21:27:06 +0200837 ret = device_bind_driver_to_node(parent, drv, str, node, devp);
Simon Glassaba92962015-07-06 16:47:44 -0600838 if (ret) {
Simon Glass3129ace2015-09-08 17:52:48 -0600839 debug("%s: Failed to bind generic driver: %d\n", __func__, ret);
xypron.glpk@gmx.dec42640c2017-05-08 20:40:16 +0200840 free(str);
Simon Glassaba92962015-07-06 16:47:44 -0600841 return ret;
842 }
843 debug("%s: No match found: bound generic driver instead\n", __func__);
844
845 return 0;
846
847error:
848 debug("%s: No match found: error %d\n", __func__, ret);
849 return ret;
850}
851
Tim Harveycecd0132021-04-16 14:53:47 -0700852__weak extern void board_pci_fixup_dev(struct udevice *bus, struct udevice *dev)
853{
854}
855
Simon Glassff3e0772015-03-05 12:25:25 -0700856int pci_bind_bus_devices(struct udevice *bus)
857{
858 ulong vendor, device;
859 ulong header_type;
Bin Meng4d8615c2015-07-19 00:20:04 +0800860 pci_dev_t bdf, end;
Simon Glassff3e0772015-03-05 12:25:25 -0700861 bool found_multi;
Suneel Garapatia3fac3f2019-10-23 18:40:36 -0700862 int ari_off;
Simon Glassff3e0772015-03-05 12:25:25 -0700863 int ret;
864
865 found_multi = false;
Simon Glass8b85dfc2020-12-16 21:20:07 -0700866 end = PCI_BDF(dev_seq(bus), PCI_MAX_PCI_DEVICES - 1,
Bin Meng4d8615c2015-07-19 00:20:04 +0800867 PCI_MAX_PCI_FUNCTIONS - 1);
Simon Glass8b85dfc2020-12-16 21:20:07 -0700868 for (bdf = PCI_BDF(dev_seq(bus), 0, 0); bdf <= end;
Bin Meng4d8615c2015-07-19 00:20:04 +0800869 bdf += PCI_BDF(0, 0, 1)) {
Simon Glass8a8d24b2020-12-03 16:55:23 -0700870 struct pci_child_plat *pplat;
Simon Glassff3e0772015-03-05 12:25:25 -0700871 struct udevice *dev;
872 ulong class;
873
Bin Meng64e45f72018-08-03 01:14:37 -0700874 if (!PCI_FUNC(bdf))
875 found_multi = false;
Bin Meng4d8615c2015-07-19 00:20:04 +0800876 if (PCI_FUNC(bdf) && !found_multi)
Simon Glassff3e0772015-03-05 12:25:25 -0700877 continue;
Hou Zhiqiang2a87f7f2018-10-08 16:35:47 +0800878
Simon Glassff3e0772015-03-05 12:25:25 -0700879 /* Check only the first access, we don't expect problems */
Hou Zhiqiang2a87f7f2018-10-08 16:35:47 +0800880 ret = pci_bus_read_config(bus, bdf, PCI_VENDOR_ID, &vendor,
881 PCI_SIZE_16);
Pali RohĂĄr2348e722021-09-07 18:07:08 +0200882 if (ret || vendor == 0xffff || vendor == 0x0000)
Simon Glassff3e0772015-03-05 12:25:25 -0700883 continue;
884
Hou Zhiqiang2a87f7f2018-10-08 16:35:47 +0800885 pci_bus_read_config(bus, bdf, PCI_HEADER_TYPE,
886 &header_type, PCI_SIZE_8);
887
Bin Meng4d8615c2015-07-19 00:20:04 +0800888 if (!PCI_FUNC(bdf))
Simon Glassff3e0772015-03-05 12:25:25 -0700889 found_multi = header_type & 0x80;
890
Simon Glass09115692019-09-25 08:56:12 -0600891 debug("%s: bus %d/%s: found device %x, function %d", __func__,
Simon Glass8b85dfc2020-12-16 21:20:07 -0700892 dev_seq(bus), bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
Bin Meng4d8615c2015-07-19 00:20:04 +0800893 pci_bus_read_config(bus, bdf, PCI_DEVICE_ID, &device,
Simon Glassff3e0772015-03-05 12:25:25 -0700894 PCI_SIZE_16);
Bin Meng4d8615c2015-07-19 00:20:04 +0800895 pci_bus_read_config(bus, bdf, PCI_CLASS_REVISION, &class,
Simon Glassaba92962015-07-06 16:47:44 -0600896 PCI_SIZE_32);
897 class >>= 8;
Simon Glassff3e0772015-03-05 12:25:25 -0700898
899 /* Find this device in the device tree */
Bin Meng4d8615c2015-07-19 00:20:04 +0800900 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
Simon Glass09115692019-09-25 08:56:12 -0600901 debug(": find ret=%d\n", ret);
Simon Glassff3e0772015-03-05 12:25:25 -0700902
Simon Glass8bd42522015-11-29 13:18:09 -0700903 /* If nothing in the device tree, bind a device */
Simon Glassff3e0772015-03-05 12:25:25 -0700904 if (ret == -ENODEV) {
Simon Glassaba92962015-07-06 16:47:44 -0600905 struct pci_device_id find_id;
906 ulong val;
Simon Glassff3e0772015-03-05 12:25:25 -0700907
Simon Glassaba92962015-07-06 16:47:44 -0600908 memset(&find_id, '\0', sizeof(find_id));
909 find_id.vendor = vendor;
910 find_id.device = device;
911 find_id.class = class;
912 if ((header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL) {
Bin Meng4d8615c2015-07-19 00:20:04 +0800913 pci_bus_read_config(bus, bdf,
Simon Glassaba92962015-07-06 16:47:44 -0600914 PCI_SUBSYSTEM_VENDOR_ID,
915 &val, PCI_SIZE_32);
916 find_id.subvendor = val & 0xffff;
917 find_id.subdevice = val >> 16;
918 }
Bin Meng4d8615c2015-07-19 00:20:04 +0800919 ret = pci_find_and_bind_driver(bus, &find_id, bdf,
Simon Glassaba92962015-07-06 16:47:44 -0600920 &dev);
Simon Glassff3e0772015-03-05 12:25:25 -0700921 }
Simon Glass5dbcf3a2015-09-08 17:52:49 -0600922 if (ret == -EPERM)
923 continue;
924 else if (ret)
Simon Glassff3e0772015-03-05 12:25:25 -0700925 return ret;
926
927 /* Update the platform data */
Simon Glasscaa4daa2020-12-03 16:55:18 -0700928 pplat = dev_get_parent_plat(dev);
Simon Glass5dbcf3a2015-09-08 17:52:49 -0600929 pplat->devfn = PCI_MASK_BUS(bdf);
930 pplat->vendor = vendor;
931 pplat->device = device;
932 pplat->class = class;
Suneel Garapatia3fac3f2019-10-23 18:40:36 -0700933
934 if (IS_ENABLED(CONFIG_PCI_ARID)) {
935 ari_off = dm_pci_find_ext_capability(dev,
936 PCI_EXT_CAP_ID_ARI);
937 if (ari_off) {
938 u16 ari_cap;
939
940 /*
941 * Read Next Function number in ARI Cap
942 * Register
943 */
944 dm_pci_read_config16(dev, ari_off + 4,
945 &ari_cap);
946 /*
947 * Update next scan on this function number,
948 * subtract 1 in BDF to satisfy loop increment.
949 */
950 if (ari_cap & 0xff00) {
951 bdf = PCI_BDF(PCI_BUS(bdf),
952 PCI_DEV(ari_cap),
953 PCI_FUNC(ari_cap));
954 bdf = bdf - 0x100;
955 }
956 }
957 }
Tim Harveycecd0132021-04-16 14:53:47 -0700958
959 board_pci_fixup_dev(bus, dev);
Simon Glassff3e0772015-03-05 12:25:25 -0700960 }
961
962 return 0;
Simon Glassff3e0772015-03-05 12:25:25 -0700963}
964
Pierre-Clément Tosif2ebaaa2022-05-19 17:48:30 +0100965static int decode_regions(struct pci_controller *hose, ofnode parent_node,
Christian Gmeinerf2825f62018-06-10 06:25:05 -0700966 ofnode node)
Simon Glassff3e0772015-03-05 12:25:25 -0700967{
968 int pci_addr_cells, addr_cells, size_cells;
969 int cells_per_record;
Stefan Roesedfaf6a52020-08-12 11:55:46 +0200970 struct bd_info *bd;
Simon Glassff3e0772015-03-05 12:25:25 -0700971 const u32 *prop;
Stefan Roesee0024742020-07-23 16:34:10 +0200972 int max_regions;
Simon Glassff3e0772015-03-05 12:25:25 -0700973 int len;
974 int i;
975
Simon Glassdd0f7bc2023-05-04 16:55:01 -0600976 /* handle booting from coreboot, etc. */
977 if (!ll_boot_init())
978 return 0;
979
Masahiro Yamada61e51ba2017-06-22 16:54:05 +0900980 prop = ofnode_get_property(node, "ranges", &len);
Christian Gmeinerf2825f62018-06-10 06:25:05 -0700981 if (!prop) {
982 debug("%s: Cannot decode regions\n", __func__);
Pierre-Clément Tosif2ebaaa2022-05-19 17:48:30 +0100983 return -EINVAL;
Christian Gmeinerf2825f62018-06-10 06:25:05 -0700984 }
985
Simon Glass878d68c2017-06-12 06:21:31 -0600986 pci_addr_cells = ofnode_read_simple_addr_cells(node);
987 addr_cells = ofnode_read_simple_addr_cells(parent_node);
988 size_cells = ofnode_read_simple_size_cells(node);
Simon Glassff3e0772015-03-05 12:25:25 -0700989
990 /* PCI addresses are always 3-cells */
991 len /= sizeof(u32);
992 cells_per_record = pci_addr_cells + addr_cells + size_cells;
993 hose->region_count = 0;
994 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
995 cells_per_record);
Stefan Roesee0024742020-07-23 16:34:10 +0200996
997 /* Dynamically allocate the regions array */
998 max_regions = len / cells_per_record + CONFIG_NR_DRAM_BANKS;
999 hose->regions = (struct pci_region *)
1000 calloc(1, max_regions * sizeof(struct pci_region));
Pierre-Clément Tosif2ebaaa2022-05-19 17:48:30 +01001001 if (!hose->regions)
1002 return -ENOMEM;
Stefan Roesee0024742020-07-23 16:34:10 +02001003
1004 for (i = 0; i < max_regions; i++, len -= cells_per_record) {
Simon Glassff3e0772015-03-05 12:25:25 -07001005 u64 pci_addr, addr, size;
1006 int space_code;
1007 u32 flags;
1008 int type;
Simon Glass9526d832015-11-19 20:26:58 -07001009 int pos;
Simon Glassff3e0772015-03-05 12:25:25 -07001010
1011 if (len < cells_per_record)
1012 break;
1013 flags = fdt32_to_cpu(prop[0]);
1014 space_code = (flags >> 24) & 3;
1015 pci_addr = fdtdec_get_number(prop + 1, 2);
1016 prop += pci_addr_cells;
1017 addr = fdtdec_get_number(prop, addr_cells);
1018 prop += addr_cells;
1019 size = fdtdec_get_number(prop, size_cells);
1020 prop += size_cells;
Masahiro Yamadadee37fc2018-08-06 20:47:40 +09001021 debug("%s: region %d, pci_addr=%llx, addr=%llx, size=%llx, space_code=%d\n",
1022 __func__, hose->region_count, pci_addr, addr, size, space_code);
Simon Glassff3e0772015-03-05 12:25:25 -07001023 if (space_code & 2) {
1024 type = flags & (1U << 30) ? PCI_REGION_PREFETCH :
1025 PCI_REGION_MEM;
1026 } else if (space_code & 1) {
1027 type = PCI_REGION_IO;
1028 } else {
1029 continue;
1030 }
Tuomas Tynkkynen52ba9072018-05-14 18:47:50 +03001031
1032 if (!IS_ENABLED(CONFIG_SYS_PCI_64BIT) &&
1033 type == PCI_REGION_MEM && upper_32_bits(pci_addr)) {
Andrew Scullec8eba82022-04-21 16:11:07 +00001034 debug(" - pci_addr beyond the 32-bit boundary, ignoring\n");
1035 continue;
1036 }
1037
1038 if (!IS_ENABLED(CONFIG_PHYS_64BIT) && upper_32_bits(addr)) {
1039 debug(" - addr beyond the 32-bit boundary, ignoring\n");
1040 continue;
1041 }
1042
1043 if (~((pci_addr_t)0) - pci_addr < size) {
1044 debug(" - PCI range exceeds max address, ignoring\n");
1045 continue;
1046 }
1047
1048 if (~((phys_addr_t)0) - addr < size) {
1049 debug(" - phys range exceeds max address, ignoring\n");
Tuomas Tynkkynen52ba9072018-05-14 18:47:50 +03001050 continue;
1051 }
1052
Simon Glass9526d832015-11-19 20:26:58 -07001053 pos = -1;
Suneel Garapati4cf56ec2019-10-19 17:10:20 -07001054 if (!IS_ENABLED(CONFIG_PCI_REGION_MULTI_ENTRY)) {
1055 for (i = 0; i < hose->region_count; i++) {
1056 if (hose->regions[i].flags == type)
1057 pos = i;
1058 }
Simon Glass9526d832015-11-19 20:26:58 -07001059 }
Suneel Garapati4cf56ec2019-10-19 17:10:20 -07001060
Simon Glass9526d832015-11-19 20:26:58 -07001061 if (pos == -1)
1062 pos = hose->region_count++;
1063 debug(" - type=%d, pos=%d\n", type, pos);
1064 pci_set_region(hose->regions + pos, pci_addr, addr, size, type);
Simon Glassff3e0772015-03-05 12:25:25 -07001065 }
1066
1067 /* Add a region for our local memory */
Stefan Roesedfaf6a52020-08-12 11:55:46 +02001068 bd = gd->bd;
Bin Meng1eaf7802018-03-27 00:46:05 -07001069 if (!bd)
Pierre-Clément Tosif2ebaaa2022-05-19 17:48:30 +01001070 return 0;
Bin Meng1eaf7802018-03-27 00:46:05 -07001071
Bernhard Messerklinger664758c2018-02-15 08:59:53 +01001072 for (i = 0; i < CONFIG_NR_DRAM_BANKS; ++i) {
1073 if (bd->bi_dram[i].size) {
Daniel Schwierzecka45343a2021-07-15 20:53:56 +02001074 phys_addr_t start = bd->bi_dram[i].start;
1075
1076 if (IS_ENABLED(CONFIG_PCI_MAP_SYSTEM_MEMORY))
1077 start = virt_to_phys((void *)(uintptr_t)bd->bi_dram[i].start);
1078
Bernhard Messerklinger664758c2018-02-15 08:59:53 +01001079 pci_set_region(hose->regions + hose->region_count++,
Daniel Schwierzecka45343a2021-07-15 20:53:56 +02001080 start, start, bd->bi_dram[i].size,
Bernhard Messerklinger664758c2018-02-15 08:59:53 +01001081 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
1082 }
1083 }
Simon Glassff3e0772015-03-05 12:25:25 -07001084
Pierre-Clément Tosif2ebaaa2022-05-19 17:48:30 +01001085 return 0;
Simon Glassff3e0772015-03-05 12:25:25 -07001086}
1087
1088static int pci_uclass_pre_probe(struct udevice *bus)
1089{
1090 struct pci_controller *hose;
Simon Glass42f36632020-12-16 21:20:18 -07001091 struct uclass *uc;
1092 int ret;
Simon Glassff3e0772015-03-05 12:25:25 -07001093
Simon Glass8b85dfc2020-12-16 21:20:07 -07001094 debug("%s, bus=%d/%s, parent=%s\n", __func__, dev_seq(bus), bus->name,
Simon Glassff3e0772015-03-05 12:25:25 -07001095 bus->parent->name);
Simon Glass0fd3d912020-12-22 19:30:28 -07001096 hose = dev_get_uclass_priv(bus);
Simon Glassff3e0772015-03-05 12:25:25 -07001097
Simon Glass42f36632020-12-16 21:20:18 -07001098 /*
1099 * Set the sequence number, if device_bind() doesn't. We want control
1100 * of this so that numbers are allocated as devices are probed. That
1101 * ensures that sub-bus numbered is correct (sub-buses must get numbers
1102 * higher than their parents)
1103 */
1104 if (dev_seq(bus) == -1) {
1105 ret = uclass_get(UCLASS_PCI, &uc);
1106 if (ret)
1107 return ret;
Simon Glass24621392020-12-19 10:40:09 -07001108 bus->seq_ = uclass_find_next_free_seq(uc);
Simon Glass42f36632020-12-16 21:20:18 -07001109 }
1110
Simon Glassff3e0772015-03-05 12:25:25 -07001111 /* For bridges, use the top-level PCI controller */
Paul Burton65f62b12016-09-08 07:47:32 +01001112 if (!device_is_on_pci_bus(bus)) {
Simon Glassff3e0772015-03-05 12:25:25 -07001113 hose->ctlr = bus;
Pierre-Clément Tosif2ebaaa2022-05-19 17:48:30 +01001114 ret = decode_regions(hose, dev_ofnode(bus->parent),
1115 dev_ofnode(bus));
1116 if (ret)
1117 return ret;
Simon Glassff3e0772015-03-05 12:25:25 -07001118 } else {
1119 struct pci_controller *parent_hose;
1120
1121 parent_hose = dev_get_uclass_priv(bus->parent);
1122 hose->ctlr = parent_hose->bus;
1123 }
Simon Glass42f36632020-12-16 21:20:18 -07001124
Simon Glassff3e0772015-03-05 12:25:25 -07001125 hose->bus = bus;
Simon Glass8b85dfc2020-12-16 21:20:07 -07001126 hose->first_busno = dev_seq(bus);
1127 hose->last_busno = dev_seq(bus);
Simon Glass7d14ee42020-12-19 10:40:13 -07001128 if (dev_has_ofnode(bus)) {
Suneel Garapatif0c36922020-05-04 21:25:25 -07001129 hose->skip_auto_config_until_reloc =
1130 dev_read_bool(bus,
1131 "u-boot,skip-auto-config-until-reloc");
1132 }
Simon Glassff3e0772015-03-05 12:25:25 -07001133
1134 return 0;
1135}
1136
1137static int pci_uclass_post_probe(struct udevice *bus)
1138{
Simon Glass2206ac22019-12-06 21:41:37 -07001139 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassff3e0772015-03-05 12:25:25 -07001140 int ret;
1141
Simon Glass8b85dfc2020-12-16 21:20:07 -07001142 debug("%s: probing bus %d\n", __func__, dev_seq(bus));
Simon Glassff3e0772015-03-05 12:25:25 -07001143 ret = pci_bind_bus_devices(bus);
1144 if (ret)
Simon Glass42f36632020-12-16 21:20:18 -07001145 return log_msg_ret("bind", ret);
Simon Glassff3e0772015-03-05 12:25:25 -07001146
Simon Glassf1f44382020-04-26 09:12:56 -06001147 if (CONFIG_IS_ENABLED(PCI_PNP) && ll_boot_init() &&
Simon Glass2206ac22019-12-06 21:41:37 -07001148 (!hose->skip_auto_config_until_reloc ||
1149 (gd->flags & GD_FLG_RELOC))) {
1150 ret = pci_auto_config_devices(bus);
1151 if (ret < 0)
Simon Glass42f36632020-12-16 21:20:18 -07001152 return log_msg_ret("cfg", ret);
Simon Glass2206ac22019-12-06 21:41:37 -07001153 }
Simon Glassff3e0772015-03-05 12:25:25 -07001154
Bin Meng348b7442015-08-20 06:40:23 -07001155#if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP)
1156 /*
1157 * Per Intel FSP specification, we should call FSP notify API to
1158 * inform FSP that PCI enumeration has been done so that FSP will
1159 * do any necessary initialization as required by the chipset's
1160 * BIOS Writer's Guide (BWG).
1161 *
1162 * Unfortunately we have to put this call here as with driver model,
1163 * the enumeration is all done on a lazy basis as needed, so until
1164 * something is touched on PCI it won't happen.
1165 *
1166 * Note we only call this 1) after U-Boot is relocated, and 2)
1167 * root bus has finished probing.
1168 */
Simon Glass8b85dfc2020-12-16 21:20:07 -07001169 if ((gd->flags & GD_FLG_RELOC) && dev_seq(bus) == 0 && ll_boot_init()) {
Bin Meng348b7442015-08-20 06:40:23 -07001170 ret = fsp_init_phase_pci();
Simon Glass4d214552015-09-08 17:52:47 -06001171 if (ret)
Simon Glass42f36632020-12-16 21:20:18 -07001172 return log_msg_ret("fsp", ret);
Simon Glass4d214552015-09-08 17:52:47 -06001173 }
Bin Meng348b7442015-08-20 06:40:23 -07001174#endif
1175
Simon Glass4d214552015-09-08 17:52:47 -06001176 return 0;
Simon Glassff3e0772015-03-05 12:25:25 -07001177}
1178
1179static int pci_uclass_child_post_bind(struct udevice *dev)
1180{
Simon Glass8a8d24b2020-12-03 16:55:23 -07001181 struct pci_child_plat *pplat;
Simon Glassff3e0772015-03-05 12:25:25 -07001182
Simon Glass7d14ee42020-12-19 10:40:13 -07001183 if (!dev_has_ofnode(dev))
Simon Glassff3e0772015-03-05 12:25:25 -07001184 return 0;
1185
Simon Glasscaa4daa2020-12-03 16:55:18 -07001186 pplat = dev_get_parent_plat(dev);
Bin Meng1f6b08b2018-08-03 01:14:36 -07001187
1188 /* Extract vendor id and device id if available */
1189 ofnode_read_pci_vendev(dev_ofnode(dev), &pplat->vendor, &pplat->device);
1190
1191 /* Extract the devfn from fdt_pci_addr */
Stefan Roeseb5214202019-01-25 11:52:42 +01001192 pplat->devfn = pci_get_devfn(dev);
Simon Glassff3e0772015-03-05 12:25:25 -07001193
1194 return 0;
1195}
1196
Simon Glassc4e72c42020-01-27 08:49:37 -07001197static int pci_bridge_read_config(const struct udevice *bus, pci_dev_t bdf,
Bin Meng4d8615c2015-07-19 00:20:04 +08001198 uint offset, ulong *valuep,
1199 enum pci_size_t size)
Simon Glassff3e0772015-03-05 12:25:25 -07001200{
Simon Glass0fd3d912020-12-22 19:30:28 -07001201 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassff3e0772015-03-05 12:25:25 -07001202
1203 return pci_bus_read_config(hose->ctlr, bdf, offset, valuep, size);
1204}
1205
Bin Meng4d8615c2015-07-19 00:20:04 +08001206static int pci_bridge_write_config(struct udevice *bus, pci_dev_t bdf,
1207 uint offset, ulong value,
1208 enum pci_size_t size)
Simon Glassff3e0772015-03-05 12:25:25 -07001209{
Simon Glass0fd3d912020-12-22 19:30:28 -07001210 struct pci_controller *hose = dev_get_uclass_priv(bus);
Simon Glassff3e0772015-03-05 12:25:25 -07001211
1212 return pci_bus_write_config(hose->ctlr, bdf, offset, value, size);
1213}
1214
Simon Glass76c3fbc2015-08-10 07:05:04 -06001215static int skip_to_next_device(struct udevice *bus, struct udevice **devp)
1216{
1217 struct udevice *dev;
Simon Glass76c3fbc2015-08-10 07:05:04 -06001218
1219 /*
1220 * Scan through all the PCI controllers. On x86 there will only be one
1221 * but that is not necessarily true on other hardware.
1222 */
Michal Suchanek5afe93a2022-10-12 21:57:52 +02001223 while (bus) {
Simon Glass76c3fbc2015-08-10 07:05:04 -06001224 device_find_first_child(bus, &dev);
1225 if (dev) {
1226 *devp = dev;
1227 return 0;
1228 }
Michal Suchanek49549372022-10-12 21:58:08 +02001229 uclass_next_device(&bus);
Michal Suchanek5afe93a2022-10-12 21:57:52 +02001230 }
Simon Glass76c3fbc2015-08-10 07:05:04 -06001231
1232 return 0;
1233}
1234
1235int pci_find_next_device(struct udevice **devp)
1236{
1237 struct udevice *child = *devp;
1238 struct udevice *bus = child->parent;
Simon Glass76c3fbc2015-08-10 07:05:04 -06001239
1240 /* First try all the siblings */
1241 *devp = NULL;
1242 while (child) {
1243 device_find_next_child(&child);
1244 if (child) {
1245 *devp = child;
1246 return 0;
1247 }
1248 }
1249
1250 /* We ran out of siblings. Try the next bus */
Michal Suchanek49549372022-10-12 21:58:08 +02001251 uclass_next_device(&bus);
Simon Glass76c3fbc2015-08-10 07:05:04 -06001252
1253 return bus ? skip_to_next_device(bus, devp) : 0;
1254}
1255
1256int pci_find_first_device(struct udevice **devp)
1257{
1258 struct udevice *bus;
Simon Glass76c3fbc2015-08-10 07:05:04 -06001259
1260 *devp = NULL;
Michal Suchanek49549372022-10-12 21:58:08 +02001261 uclass_first_device(UCLASS_PCI, &bus);
Simon Glass76c3fbc2015-08-10 07:05:04 -06001262
1263 return skip_to_next_device(bus, devp);
1264}
1265
Simon Glass9289db62015-11-19 20:26:59 -07001266ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size)
1267{
1268 switch (size) {
1269 case PCI_SIZE_8:
1270 return (value >> ((offset & 3) * 8)) & 0xff;
1271 case PCI_SIZE_16:
1272 return (value >> ((offset & 2) * 8)) & 0xffff;
1273 default:
1274 return value;
1275 }
1276}
1277
1278ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1279 enum pci_size_t size)
1280{
1281 uint off_mask;
1282 uint val_mask, shift;
1283 ulong ldata, mask;
1284
1285 switch (size) {
1286 case PCI_SIZE_8:
1287 off_mask = 3;
1288 val_mask = 0xff;
1289 break;
1290 case PCI_SIZE_16:
1291 off_mask = 2;
1292 val_mask = 0xffff;
1293 break;
1294 default:
1295 return value;
1296 }
1297 shift = (offset & off_mask) * 8;
1298 ldata = (value & val_mask) << shift;
1299 mask = val_mask << shift;
1300 value = (old & ~mask) | ldata;
1301
1302 return value;
1303}
1304
Rayagonda Kokatanur143eb5b2020-05-12 13:29:49 +05301305int pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index)
1306{
1307 int pci_addr_cells, addr_cells, size_cells;
1308 int cells_per_record;
1309 const u32 *prop;
1310 int len;
1311 int i = 0;
1312
1313 prop = ofnode_get_property(dev_ofnode(dev), "dma-ranges", &len);
1314 if (!prop) {
1315 log_err("PCI: Device '%s': Cannot decode dma-ranges\n",
1316 dev->name);
1317 return -EINVAL;
1318 }
1319
1320 pci_addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev));
1321 addr_cells = ofnode_read_simple_addr_cells(dev_ofnode(dev->parent));
1322 size_cells = ofnode_read_simple_size_cells(dev_ofnode(dev));
1323
1324 /* PCI addresses are always 3-cells */
1325 len /= sizeof(u32);
1326 cells_per_record = pci_addr_cells + addr_cells + size_cells;
1327 debug("%s: len=%d, cells_per_record=%d\n", __func__, len,
1328 cells_per_record);
1329
1330 while (len) {
1331 memp->bus_start = fdtdec_get_number(prop + 1, 2);
1332 prop += pci_addr_cells;
1333 memp->phys_start = fdtdec_get_number(prop, addr_cells);
1334 prop += addr_cells;
1335 memp->size = fdtdec_get_number(prop, size_cells);
1336 prop += size_cells;
1337
1338 if (i == index)
1339 return 0;
1340 i++;
1341 len -= cells_per_record;
1342 }
1343
1344 return -EINVAL;
1345}
1346
Simon Glassf9260332015-11-19 20:27:01 -07001347int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1348 struct pci_region **memp, struct pci_region **prefp)
1349{
1350 struct udevice *bus = pci_get_controller(dev);
1351 struct pci_controller *hose = dev_get_uclass_priv(bus);
1352 int i;
1353
1354 *iop = NULL;
1355 *memp = NULL;
1356 *prefp = NULL;
1357 for (i = 0; i < hose->region_count; i++) {
1358 switch (hose->regions[i].flags) {
1359 case PCI_REGION_IO:
1360 if (!*iop || (*iop)->size < hose->regions[i].size)
1361 *iop = hose->regions + i;
1362 break;
1363 case PCI_REGION_MEM:
1364 if (!*memp || (*memp)->size < hose->regions[i].size)
1365 *memp = hose->regions + i;
1366 break;
1367 case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
1368 if (!*prefp || (*prefp)->size < hose->regions[i].size)
1369 *prefp = hose->regions + i;
1370 break;
1371 }
1372 }
1373
1374 return (*iop != NULL) + (*memp != NULL) + (*prefp != NULL);
1375}
1376
Simon Glass194fca92020-01-27 08:49:38 -07001377u32 dm_pci_read_bar32(const struct udevice *dev, int barnum)
Simon Glassbab17cf2015-11-29 13:17:53 -07001378{
1379 u32 addr;
1380 int bar;
1381
1382 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1383 dm_pci_read_config32(dev, bar, &addr);
Simon Glass9ece4b02020-04-09 10:27:36 -06001384
1385 /*
1386 * If we get an invalid address, return this so that comparisons with
1387 * FDT_ADDR_T_NONE work correctly
1388 */
1389 if (addr == 0xffffffff)
1390 return addr;
1391 else if (addr & PCI_BASE_ADDRESS_SPACE_IO)
Simon Glassbab17cf2015-11-29 13:17:53 -07001392 return addr & PCI_BASE_ADDRESS_IO_MASK;
1393 else
1394 return addr & PCI_BASE_ADDRESS_MEM_MASK;
1395}
1396
Simon Glass9d731c82016-01-18 20:19:15 -07001397void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr)
1398{
1399 int bar;
1400
1401 bar = PCI_BASE_ADDRESS_0 + barnum * 4;
1402 dm_pci_write_config32(dev, bar, addr);
1403}
1404
Andrew Scull7739d932022-04-21 16:11:11 +00001405phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t bus_addr,
1406 size_t len, unsigned long mask,
1407 unsigned long flags)
Simon Glass21d1fe72015-11-29 13:18:03 -07001408{
Andrew Scull7739d932022-04-21 16:11:11 +00001409 struct udevice *ctlr;
1410 struct pci_controller *hose;
Simon Glass21d1fe72015-11-29 13:18:03 -07001411 struct pci_region *res;
Andrew Scull398dc362022-04-21 16:11:08 +00001412 pci_addr_t offset;
Simon Glass21d1fe72015-11-29 13:18:03 -07001413 int i;
1414
Andrew Scull7739d932022-04-21 16:11:11 +00001415 /* The root controller has the region information */
1416 ctlr = pci_get_controller(dev);
1417 hose = dev_get_uclass_priv(ctlr);
1418
1419 if (hose->region_count == 0)
1420 return bus_addr;
Christian Gmeiner6f95d892018-06-10 06:25:06 -07001421
Simon Glass21d1fe72015-11-29 13:18:03 -07001422 for (i = 0; i < hose->region_count; i++) {
1423 res = &hose->regions[i];
1424
Andrew Scull7739d932022-04-21 16:11:11 +00001425 if ((res->flags & mask) != flags)
Simon Glass21d1fe72015-11-29 13:18:03 -07001426 continue;
1427
Andrew Scull398dc362022-04-21 16:11:08 +00001428 if (bus_addr < res->bus_start)
1429 continue;
1430
1431 offset = bus_addr - res->bus_start;
1432 if (offset >= res->size)
1433 continue;
1434
1435 if (len > res->size - offset)
1436 continue;
1437
Andrew Scull7739d932022-04-21 16:11:11 +00001438 return res->phys_start + offset;
Simon Glass21d1fe72015-11-29 13:18:03 -07001439 }
1440
Andrew Scull7739d932022-04-21 16:11:11 +00001441 puts("pci_hose_bus_to_phys: invalid physical address\n");
1442 return 0;
Simon Glass21d1fe72015-11-29 13:18:03 -07001443}
1444
Andrew Scull7739d932022-04-21 16:11:11 +00001445pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t phys_addr,
1446 size_t len, unsigned long mask,
1447 unsigned long flags)
Simon Glass21d1fe72015-11-29 13:18:03 -07001448{
Simon Glass21d1fe72015-11-29 13:18:03 -07001449 struct udevice *ctlr;
Andrew Scull7739d932022-04-21 16:11:11 +00001450 struct pci_controller *hose;
Simon Glass21d1fe72015-11-29 13:18:03 -07001451 struct pci_region *res;
Andrew Scull398dc362022-04-21 16:11:08 +00001452 phys_addr_t offset;
Simon Glass21d1fe72015-11-29 13:18:03 -07001453 int i;
Simon Glass21d1fe72015-11-29 13:18:03 -07001454
1455 /* The root controller has the region information */
1456 ctlr = pci_get_controller(dev);
1457 hose = dev_get_uclass_priv(ctlr);
1458
Andrew Scull7739d932022-04-21 16:11:11 +00001459 if (hose->region_count == 0)
1460 return phys_addr;
Christian Gmeiner6f95d892018-06-10 06:25:06 -07001461
Simon Glass21d1fe72015-11-29 13:18:03 -07001462 for (i = 0; i < hose->region_count; i++) {
1463 res = &hose->regions[i];
1464
Andrew Scull7739d932022-04-21 16:11:11 +00001465 if ((res->flags & mask) != flags)
Simon Glass21d1fe72015-11-29 13:18:03 -07001466 continue;
1467
Andrew Scull398dc362022-04-21 16:11:08 +00001468 if (phys_addr < res->phys_start)
1469 continue;
Simon Glass21d1fe72015-11-29 13:18:03 -07001470
Andrew Scull398dc362022-04-21 16:11:08 +00001471 offset = phys_addr - res->phys_start;
1472 if (offset >= res->size)
1473 continue;
1474
1475 if (len > res->size - offset)
1476 continue;
1477
Andrew Scull7739d932022-04-21 16:11:11 +00001478 return res->bus_start + offset;
Simon Glass21d1fe72015-11-29 13:18:03 -07001479 }
1480
Andrew Scull7739d932022-04-21 16:11:11 +00001481 puts("pci_hose_phys_to_bus: invalid physical address\n");
1482 return 0;
Simon Glass21d1fe72015-11-29 13:18:03 -07001483}
1484
Suneel Garapati51eeae92019-10-19 16:34:16 -07001485static phys_addr_t dm_pci_map_ea_virt(struct udevice *dev, int ea_off,
Simon Glass8a8d24b2020-12-03 16:55:23 -07001486 struct pci_child_plat *pdata)
Suneel Garapati51eeae92019-10-19 16:34:16 -07001487{
1488 phys_addr_t addr = 0;
1489
1490 /*
1491 * In the case of a Virtual Function device using BAR
1492 * base and size, add offset for VFn BAR(1, 2, 3...n)
1493 */
1494 if (pdata->is_virtfn) {
1495 size_t sz;
1496 u32 ea_entry;
1497
1498 /* MaxOffset, 1st DW */
1499 dm_pci_read_config32(dev, ea_off + 8, &ea_entry);
1500 sz = ea_entry & PCI_EA_FIELD_MASK;
1501 /* Fill up lower 2 bits */
1502 sz |= (~PCI_EA_FIELD_MASK);
1503
1504 if (ea_entry & PCI_EA_IS_64) {
1505 /* MaxOffset 2nd DW */
1506 dm_pci_read_config32(dev, ea_off + 16, &ea_entry);
1507 sz |= ((u64)ea_entry) << 32;
1508 }
1509
1510 addr = (pdata->virtid - 1) * (sz + 1);
1511 }
1512
1513 return addr;
1514}
1515
Andrew Scull12507a22022-04-21 16:11:10 +00001516static void *dm_pci_map_ea_bar(struct udevice *dev, int bar, size_t offset,
1517 size_t len, int ea_off,
Andrew Scull60f41422022-04-21 16:11:06 +00001518 struct pci_child_plat *pdata)
Alex Marginean0b143d82019-06-07 11:24:23 +03001519{
1520 int ea_cnt, i, entry_size;
1521 int bar_id = (bar - PCI_BASE_ADDRESS_0) >> 2;
1522 u32 ea_entry;
1523 phys_addr_t addr;
1524
Suneel Garapati51eeae92019-10-19 16:34:16 -07001525 if (IS_ENABLED(CONFIG_PCI_SRIOV)) {
1526 /*
1527 * In the case of a Virtual Function device, device is
1528 * Physical function, so pdata will point to required VF
1529 * specific data.
1530 */
1531 if (pdata->is_virtfn)
1532 bar_id += PCI_EA_BEI_VF_BAR0;
1533 }
1534
Alex Marginean0b143d82019-06-07 11:24:23 +03001535 /* EA capability structure header */
1536 dm_pci_read_config32(dev, ea_off, &ea_entry);
1537 ea_cnt = (ea_entry >> 16) & PCI_EA_NUM_ENT_MASK;
1538 ea_off += PCI_EA_FIRST_ENT;
1539
1540 for (i = 0; i < ea_cnt; i++, ea_off += entry_size) {
1541 /* Entry header */
1542 dm_pci_read_config32(dev, ea_off, &ea_entry);
1543 entry_size = ((ea_entry & PCI_EA_ES) + 1) << 2;
1544
1545 if (((ea_entry & PCI_EA_BEI) >> 4) != bar_id)
1546 continue;
1547
1548 /* Base address, 1st DW */
1549 dm_pci_read_config32(dev, ea_off + 4, &ea_entry);
1550 addr = ea_entry & PCI_EA_FIELD_MASK;
1551 if (ea_entry & PCI_EA_IS_64) {
1552 /* Base address, 2nd DW, skip over 4B MaxOffset */
1553 dm_pci_read_config32(dev, ea_off + 12, &ea_entry);
1554 addr |= ((u64)ea_entry) << 32;
1555 }
1556
Suneel Garapati51eeae92019-10-19 16:34:16 -07001557 if (IS_ENABLED(CONFIG_PCI_SRIOV))
1558 addr += dm_pci_map_ea_virt(dev, ea_off, pdata);
1559
Andrew Scull12507a22022-04-21 16:11:10 +00001560 if (~((phys_addr_t)0) - addr < offset)
1561 return NULL;
1562
Alex Marginean0b143d82019-06-07 11:24:23 +03001563 /* size ignored for now */
Andrew Scull12507a22022-04-21 16:11:10 +00001564 return map_physmem(addr + offset, len, MAP_NOCACHE);
Alex Marginean0b143d82019-06-07 11:24:23 +03001565 }
1566
1567 return 0;
1568}
1569
Andrew Scull12507a22022-04-21 16:11:10 +00001570void *dm_pci_map_bar(struct udevice *dev, int bar, size_t offset, size_t len,
Andrew Scull2635e3b2022-04-21 16:11:13 +00001571 unsigned long mask, unsigned long flags)
Simon Glass21d1fe72015-11-29 13:18:03 -07001572{
Simon Glass8a8d24b2020-12-03 16:55:23 -07001573 struct pci_child_plat *pdata = dev_get_parent_plat(dev);
Suneel Garapati51eeae92019-10-19 16:34:16 -07001574 struct udevice *udev = dev;
Simon Glass21d1fe72015-11-29 13:18:03 -07001575 pci_addr_t pci_bus_addr;
1576 u32 bar_response;
Alex Marginean0b143d82019-06-07 11:24:23 +03001577 int ea_off;
1578
Suneel Garapati51eeae92019-10-19 16:34:16 -07001579 if (IS_ENABLED(CONFIG_PCI_SRIOV)) {
1580 /*
1581 * In case of Virtual Function devices, use PF udevice
1582 * as EA capability is defined in Physical Function
1583 */
1584 if (pdata->is_virtfn)
1585 udev = pdata->pfdev;
1586 }
1587
Alex Marginean0b143d82019-06-07 11:24:23 +03001588 /*
1589 * if the function supports Enhanced Allocation use that instead of
1590 * BARs
Suneel Garapati51eeae92019-10-19 16:34:16 -07001591 * Incase of virtual functions, pdata will help read VF BEI
1592 * and EA entry size.
Alex Marginean0b143d82019-06-07 11:24:23 +03001593 */
Andrew Scull3b920182022-04-21 16:11:16 +00001594 if (IS_ENABLED(CONFIG_PCI_ENHANCED_ALLOCATION))
1595 ea_off = dm_pci_find_capability(udev, PCI_CAP_ID_EA);
1596 else
1597 ea_off = 0;
1598
Alex Marginean0b143d82019-06-07 11:24:23 +03001599 if (ea_off)
Andrew Scull12507a22022-04-21 16:11:10 +00001600 return dm_pci_map_ea_bar(udev, bar, offset, len, ea_off, pdata);
Simon Glass21d1fe72015-11-29 13:18:03 -07001601
1602 /* read BAR address */
Suneel Garapati51eeae92019-10-19 16:34:16 -07001603 dm_pci_read_config32(udev, bar, &bar_response);
Simon Glass21d1fe72015-11-29 13:18:03 -07001604 pci_bus_addr = (pci_addr_t)(bar_response & ~0xf);
1605
Andrew Scull12507a22022-04-21 16:11:10 +00001606 if (~((pci_addr_t)0) - pci_bus_addr < offset)
1607 return NULL;
1608
Simon Glass21d1fe72015-11-29 13:18:03 -07001609 /*
Andrew Scull12507a22022-04-21 16:11:10 +00001610 * Forward the length argument to dm_pci_bus_to_virt. The length will
1611 * be used to check that the entire address range has been declared as
1612 * a PCI range, but a better check would be to probe for the size of
1613 * the bar and prevent overflow more locally.
Simon Glass21d1fe72015-11-29 13:18:03 -07001614 */
Andrew Scull2635e3b2022-04-21 16:11:13 +00001615 return dm_pci_bus_to_virt(udev, pci_bus_addr + offset, len, mask, flags,
1616 MAP_NOCACHE);
Simon Glass21d1fe72015-11-29 13:18:03 -07001617}
1618
Bin Menga8c5f8d2018-10-15 02:21:21 -07001619static int _dm_pci_find_next_capability(struct udevice *dev, u8 pos, int cap)
Bin Mengdac01fd2018-08-03 01:14:52 -07001620{
Bin Mengdac01fd2018-08-03 01:14:52 -07001621 int ttl = PCI_FIND_CAP_TTL;
1622 u8 id;
1623 u16 ent;
Bin Mengdac01fd2018-08-03 01:14:52 -07001624
1625 dm_pci_read_config8(dev, pos, &pos);
Bin Menga8c5f8d2018-10-15 02:21:21 -07001626
Bin Mengdac01fd2018-08-03 01:14:52 -07001627 while (ttl--) {
1628 if (pos < PCI_STD_HEADER_SIZEOF)
1629 break;
1630 pos &= ~3;
1631 dm_pci_read_config16(dev, pos, &ent);
1632
1633 id = ent & 0xff;
1634 if (id == 0xff)
1635 break;
1636 if (id == cap)
1637 return pos;
1638 pos = (ent >> 8);
1639 }
1640
1641 return 0;
1642}
1643
Bin Menga8c5f8d2018-10-15 02:21:21 -07001644int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap)
1645{
1646 return _dm_pci_find_next_capability(dev, start + PCI_CAP_LIST_NEXT,
1647 cap);
1648}
1649
1650int dm_pci_find_capability(struct udevice *dev, int cap)
1651{
1652 u16 status;
1653 u8 header_type;
1654 u8 pos;
1655
1656 dm_pci_read_config16(dev, PCI_STATUS, &status);
1657 if (!(status & PCI_STATUS_CAP_LIST))
1658 return 0;
1659
1660 dm_pci_read_config8(dev, PCI_HEADER_TYPE, &header_type);
1661 if ((header_type & 0x7f) == PCI_HEADER_TYPE_CARDBUS)
1662 pos = PCI_CB_CAPABILITY_LIST;
1663 else
1664 pos = PCI_CAPABILITY_LIST;
1665
1666 return _dm_pci_find_next_capability(dev, pos, cap);
1667}
1668
1669int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap)
Bin Mengdac01fd2018-08-03 01:14:52 -07001670{
1671 u32 header;
1672 int ttl;
1673 int pos = PCI_CFG_SPACE_SIZE;
1674
1675 /* minimum 8 bytes per capability */
1676 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
1677
Bin Menga8c5f8d2018-10-15 02:21:21 -07001678 if (start)
1679 pos = start;
1680
Bin Mengdac01fd2018-08-03 01:14:52 -07001681 dm_pci_read_config32(dev, pos, &header);
1682 /*
1683 * If we have no capabilities, this is indicated by cap ID,
1684 * cap version and next pointer all being 0.
1685 */
1686 if (header == 0)
1687 return 0;
1688
1689 while (ttl--) {
1690 if (PCI_EXT_CAP_ID(header) == cap)
1691 return pos;
1692
1693 pos = PCI_EXT_CAP_NEXT(header);
1694 if (pos < PCI_CFG_SPACE_SIZE)
1695 break;
1696
1697 dm_pci_read_config32(dev, pos, &header);
1698 }
1699
1700 return 0;
1701}
1702
Bin Menga8c5f8d2018-10-15 02:21:21 -07001703int dm_pci_find_ext_capability(struct udevice *dev, int cap)
1704{
1705 return dm_pci_find_next_ext_capability(dev, 0, cap);
1706}
1707
Alex Margineanb8e1f822019-06-07 11:24:25 +03001708int dm_pci_flr(struct udevice *dev)
1709{
1710 int pcie_off;
1711 u32 cap;
1712
1713 /* look for PCI Express Capability */
1714 pcie_off = dm_pci_find_capability(dev, PCI_CAP_ID_EXP);
1715 if (!pcie_off)
1716 return -ENOENT;
1717
1718 /* check FLR capability */
1719 dm_pci_read_config32(dev, pcie_off + PCI_EXP_DEVCAP, &cap);
1720 if (!(cap & PCI_EXP_DEVCAP_FLR))
1721 return -ENOENT;
1722
1723 dm_pci_clrset_config16(dev, pcie_off + PCI_EXP_DEVCTL, 0,
1724 PCI_EXP_DEVCTL_BCR_FLR);
1725
1726 /* wait 100ms, per PCI spec */
1727 mdelay(100);
1728
1729 return 0;
1730}
1731
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001732#if defined(CONFIG_PCI_SRIOV)
1733int pci_sriov_init(struct udevice *pdev, int vf_en)
1734{
1735 u16 vendor, device;
1736 struct udevice *bus;
1737 struct udevice *dev;
1738 pci_dev_t bdf;
1739 u16 ctrl;
1740 u16 num_vfs;
1741 u16 total_vf;
1742 u16 vf_offset;
1743 u16 vf_stride;
1744 int vf, ret;
1745 int pos;
1746
1747 pos = dm_pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1748 if (!pos) {
1749 debug("Error: SRIOV capability not found\n");
1750 return -ENOENT;
1751 }
1752
1753 dm_pci_read_config16(pdev, pos + PCI_SRIOV_CTRL, &ctrl);
1754
1755 dm_pci_read_config16(pdev, pos + PCI_SRIOV_TOTAL_VF, &total_vf);
1756 if (vf_en > total_vf)
1757 vf_en = total_vf;
1758 dm_pci_write_config16(pdev, pos + PCI_SRIOV_NUM_VF, vf_en);
1759
1760 ctrl |= PCI_SRIOV_CTRL_VFE | PCI_SRIOV_CTRL_MSE;
1761 dm_pci_write_config16(pdev, pos + PCI_SRIOV_CTRL, ctrl);
1762
1763 dm_pci_read_config16(pdev, pos + PCI_SRIOV_NUM_VF, &num_vfs);
1764 if (num_vfs > vf_en)
1765 num_vfs = vf_en;
1766
1767 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_OFFSET, &vf_offset);
1768 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_STRIDE, &vf_stride);
1769
1770 dm_pci_read_config16(pdev, PCI_VENDOR_ID, &vendor);
1771 dm_pci_read_config16(pdev, pos + PCI_SRIOV_VF_DID, &device);
1772
1773 bdf = dm_pci_get_bdf(pdev);
1774
Michal Suchanek58ddb932022-09-25 13:08:16 +02001775 ret = pci_get_bus(PCI_BUS(bdf), &bus);
1776 if (ret)
1777 return ret;
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001778
1779 bdf += PCI_BDF(0, 0, vf_offset);
1780
1781 for (vf = 0; vf < num_vfs; vf++) {
Simon Glass8a8d24b2020-12-03 16:55:23 -07001782 struct pci_child_plat *pplat;
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001783 ulong class;
1784
1785 pci_bus_read_config(bus, bdf, PCI_CLASS_DEVICE,
1786 &class, PCI_SIZE_16);
1787
1788 debug("%s: bus %d/%s: found VF %x:%x\n", __func__,
Simon Glass8b85dfc2020-12-16 21:20:07 -07001789 dev_seq(bus), bus->name, PCI_DEV(bdf), PCI_FUNC(bdf));
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001790
1791 /* Find this device in the device tree */
1792 ret = pci_bus_find_devfn(bus, PCI_MASK_BUS(bdf), &dev);
1793
1794 if (ret == -ENODEV) {
1795 struct pci_device_id find_id;
1796
1797 memset(&find_id, '\0', sizeof(find_id));
1798 find_id.vendor = vendor;
1799 find_id.device = device;
1800 find_id.class = class;
1801
1802 ret = pci_find_and_bind_driver(bus, &find_id,
1803 bdf, &dev);
1804
1805 if (ret)
1806 return ret;
1807 }
1808
1809 /* Update the platform data */
Simon Glasscaa4daa2020-12-03 16:55:18 -07001810 pplat = dev_get_parent_plat(dev);
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001811 pplat->devfn = PCI_MASK_BUS(bdf);
1812 pplat->vendor = vendor;
1813 pplat->device = device;
1814 pplat->class = class;
1815 pplat->is_virtfn = true;
1816 pplat->pfdev = pdev;
1817 pplat->virtid = vf * vf_stride + vf_offset;
1818
1819 debug("%s: bus %d/%s: found VF %x:%x %x:%x class %lx id %x\n",
Simon Glass8b85dfc2020-12-16 21:20:07 -07001820 __func__, dev_seq(dev), dev->name, PCI_DEV(bdf),
Suneel Garapatib8852dc2019-10-19 16:07:20 -07001821 PCI_FUNC(bdf), vendor, device, class, pplat->virtid);
1822 bdf += PCI_BDF(0, 0, vf_stride);
1823 }
1824
1825 return 0;
1826}
1827
1828int pci_sriov_get_totalvfs(struct udevice *pdev)
1829{
1830 u16 total_vf;
1831 int pos;
1832
1833 pos = dm_pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1834 if (!pos) {
1835 debug("Error: SRIOV capability not found\n");
1836 return -ENOENT;
1837 }
1838
1839 dm_pci_read_config16(pdev, pos + PCI_SRIOV_TOTAL_VF, &total_vf);
1840
1841 return total_vf;
1842}
1843#endif /* SRIOV */
1844
Simon Glassff3e0772015-03-05 12:25:25 -07001845UCLASS_DRIVER(pci) = {
1846 .id = UCLASS_PCI,
1847 .name = "pci",
Simon Glass42f36632020-12-16 21:20:18 -07001848 .flags = DM_UC_FLAG_SEQ_ALIAS | DM_UC_FLAG_NO_AUTO_SEQ,
Simon Glass91195482016-07-05 17:10:10 -06001849 .post_bind = dm_scan_fdt_dev,
Simon Glassff3e0772015-03-05 12:25:25 -07001850 .pre_probe = pci_uclass_pre_probe,
1851 .post_probe = pci_uclass_post_probe,
1852 .child_post_bind = pci_uclass_child_post_bind,
Simon Glass41575d82020-12-03 16:55:17 -07001853 .per_device_auto = sizeof(struct pci_controller),
Simon Glass8a8d24b2020-12-03 16:55:23 -07001854 .per_child_plat_auto = sizeof(struct pci_child_plat),
Simon Glassff3e0772015-03-05 12:25:25 -07001855};
1856
1857static const struct dm_pci_ops pci_bridge_ops = {
1858 .read_config = pci_bridge_read_config,
1859 .write_config = pci_bridge_write_config,
1860};
1861
1862static const struct udevice_id pci_bridge_ids[] = {
1863 { .compatible = "pci-bridge" },
1864 { }
1865};
1866
1867U_BOOT_DRIVER(pci_bridge_drv) = {
1868 .name = "pci_bridge_drv",
1869 .id = UCLASS_PCI,
1870 .of_match = pci_bridge_ids,
1871 .ops = &pci_bridge_ops,
1872};
1873
1874UCLASS_DRIVER(pci_generic) = {
1875 .id = UCLASS_PCI_GENERIC,
1876 .name = "pci_generic",
1877};
1878
1879static const struct udevice_id pci_generic_ids[] = {
1880 { .compatible = "pci-generic" },
1881 { }
1882};
1883
1884U_BOOT_DRIVER(pci_generic_drv) = {
1885 .name = "pci_generic_drv",
1886 .id = UCLASS_PCI_GENERIC,
1887 .of_match = pci_generic_ids,
1888};
Stephen Warrene578b922016-01-26 11:10:11 -07001889
Ovidiu Panaitb9f6d0f2020-11-28 10:43:12 +02001890int pci_init(void)
Stephen Warrene578b922016-01-26 11:10:11 -07001891{
1892 struct udevice *bus;
1893
1894 /*
1895 * Enumerate all known controller devices. Enumeration has the side-
1896 * effect of probing them, so PCIe devices will be enumerated too.
1897 */
Marek BehĂșn60ee6092019-05-21 12:04:31 +02001898 for (uclass_first_device_check(UCLASS_PCI, &bus);
Stephen Warrene578b922016-01-26 11:10:11 -07001899 bus;
Marek BehĂșn60ee6092019-05-21 12:04:31 +02001900 uclass_next_device_check(&bus)) {
Stephen Warrene578b922016-01-26 11:10:11 -07001901 ;
1902 }
Ovidiu Panaitb9f6d0f2020-11-28 10:43:12 +02001903
1904 return 0;
Stephen Warrene578b922016-01-26 11:10:11 -07001905}