blob: cf9d3b8e1b9ea4fdbad33c5252e713e53329aa56 [file] [log] [blame]
TsiChungLiew57a12722008-01-15 14:15:46 -06001/*
2 * Configuation settings for the Freescale MCF5475 board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew57a12722008-01-15 14:15:46 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5475EVB_H
15#define _M5475EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew57a12722008-01-15 14:15:46 -060021
TsiChungLiew57a12722008-01-15 14:15:46 -060022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew57a12722008-01-15 14:15:46 -060024
Alison Wang1313db42015-02-12 18:33:15 +080025#undef CONFIG_HW_WATCHDOG
TsiChungLiew57a12722008-01-15 14:15:46 -060026#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
27
28/* Command line configuration */
TsiChungLiew57a12722008-01-15 14:15:46 -060029#define CONFIG_CMD_PCI
TsiChungLiew57a12722008-01-15 14:15:46 -060030#define CONFIG_CMD_REGINFO
TsiChungLiew57a12722008-01-15 14:15:46 -060031
32#define CONFIG_SLTTMR
33
34#define CONFIG_FSLDMAFEC
35#ifdef CONFIG_FSLDMAFEC
TsiChungLiew57a12722008-01-15 14:15:46 -060036# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050037# define CONFIG_MII_INIT 1
TsiChungLiew57a12722008-01-15 14:15:46 -060038# define CONFIG_HAS_ETH1
39
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040# define CONFIG_SYS_DMA_USE_INTSRAM 1
41# define CONFIG_SYS_DISCOVER_PHY
42# define CONFIG_SYS_RX_ETH_BUFFER 32
43# define CONFIG_SYS_TX_ETH_BUFFER 48
44# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060045
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046# define CONFIG_SYS_FEC0_PINMUX 0
47# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
48# define CONFIG_SYS_FEC1_PINMUX 0
49# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiew57a12722008-01-15 14:15:46 -060050
Wolfgang Denk53677ef2008-05-20 16:00:29 +020051# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
53# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew57a12722008-01-15 14:15:46 -060054# define FECDUPLEX FULL
55# define FECSPEED _100BASET
56# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
58# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew57a12722008-01-15 14:15:46 -060059# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew57a12722008-01-15 14:15:46 -060061
TsiChungLiew57a12722008-01-15 14:15:46 -060062# define CONFIG_IPADDR 192.162.1.2
63# define CONFIG_NETMASK 255.255.255.0
64# define CONFIG_SERVERIP 192.162.1.1
65# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -060066
67#endif
68
69#ifdef CONFIG_CMD_USB
70# define CONFIG_USB_OHCI_NEW
TsiChungLiew57a12722008-01-15 14:15:46 -060071
72# ifndef CONFIG_CMD_PCI
73# define CONFIG_CMD_PCI
74# endif
75# define CONFIG_PCI_OHCI
TsiChungLiew57a12722008-01-15 14:15:46 -060076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077# undef CONFIG_SYS_USB_OHCI_BOARD_INIT
78# undef CONFIG_SYS_USB_OHCI_CPU_INIT
79# define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
80# define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
81# define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
TsiChungLiew57a12722008-01-15 14:15:46 -060082#endif
83
84/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020085#define CONFIG_SYS_I2C
86#define CONFIG_SYS_I2C_FSL
87#define CONFIG_SYS_FSL_I2C_SPEED 80000
88#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
89#define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020090#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew57a12722008-01-15 14:15:46 -060091
92/* PCI */
93#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -050094#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew57a12722008-01-15 14:15:46 -060095
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
TsiChungLiew57a12722008-01-15 14:15:46 -060097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_PCI_MEM_BUS 0x80000000
99#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
100#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_PCI_IO_BUS 0x71000000
103#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
104#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_PCI_CFG_BUS 0x70000000
107#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
108#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiew57a12722008-01-15 14:15:46 -0600109#endif
110
TsiChungLiew57a12722008-01-15 14:15:46 -0600111#define CONFIG_UDP_CHECKSUM
112
113#ifdef CONFIG_MCFFEC
TsiChungLiew57a12722008-01-15 14:15:46 -0600114# define CONFIG_IPADDR 192.162.1.2
115# define CONFIG_NETMASK 255.255.255.0
116# define CONFIG_SERVERIP 192.162.1.1
117# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew57a12722008-01-15 14:15:46 -0600118#endif /* FEC_ENET */
119
120#define CONFIG_HOSTNAME M547xEVB
121#define CONFIG_EXTRA_ENV_SETTINGS \
122 "netdev=eth0\0" \
123 "loadaddr=10000\0" \
124 "u-boot=u-boot.bin\0" \
125 "load=tftp ${loadaddr) ${u-boot}\0" \
126 "upd=run load; run prog\0" \
127 "prog=prot off bank 1;" \
Jason Jin09933fb2011-08-19 10:10:40 +0800128 "era ff800000 ff83ffff;" \
TsiChungLiew57a12722008-01-15 14:15:46 -0600129 "cp.b ${loadaddr} ff800000 ${filesize};"\
130 "save\0" \
131 ""
132
133#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew57a12722008-01-15 14:15:46 -0600135
136#ifdef CONFIG_CMD_KGDB
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew57a12722008-01-15 14:15:46 -0600138#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew57a12722008-01-15 14:15:46 -0600140#endif
141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
143#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
144#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
145#define CONFIG_SYS_LOAD_ADDR 0x00010000
TsiChungLiew57a12722008-01-15 14:15:46 -0600146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
148#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew57a12722008-01-15 14:15:46 -0600149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_MBAR 0xF0000000
151#define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
152#define CONFIG_SYS_INTSRAMSZ 0x8000
TsiChungLiew57a12722008-01-15 14:15:46 -0600153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154/*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
TsiChungLiew57a12722008-01-15 14:15:46 -0600155
156/*
157 * Low Level Configuration Settings
158 * (address mappings, register initial values, etc.)
159 * You should know what you are doing if you make changes here.
160 */
161/*-----------------------------------------------------------------------
162 * Definitions for initial stack pointer and data area (in DPRAM)
163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200165#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk553f0982010-10-26 13:32:32 +0200167#define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
169#define CONFIG_SYS_INIT_RAM1_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200170#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew57a12722008-01-15 14:15:46 -0600172
173/*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew57a12722008-01-15 14:15:46 -0600177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_SDRAM_BASE 0x00000000
179#define CONFIG_SYS_SDRAM_CFG1 0x73711630
180#define CONFIG_SYS_SDRAM_CFG2 0x46770000
181#define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
182#define CONFIG_SYS_SDRAM_EMOD 0x40010000
183#define CONFIG_SYS_SDRAM_MODE 0x018D0000
184#define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
185#ifdef CONFIG_SYS_DRAMSZ1
186# define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
TsiChungLiew57a12722008-01-15 14:15:46 -0600187#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188# define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
TsiChungLiew57a12722008-01-15 14:15:46 -0600189#endif
190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
192#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
195#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew57a12722008-01-15 14:15:46 -0600196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiew57a12722008-01-15 14:15:46 -0600198
Jason Jin09933fb2011-08-19 10:10:40 +0800199/* Reserve 256 kB for malloc() */
200#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew57a12722008-01-15 14:15:46 -0600201/*
202 * For booting Linux, the board info and command line data
203 * have to be in the first 8 MB of memory, since this is
204 * the maximum mapped by the Linux kernel during initialization ??
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew57a12722008-01-15 14:15:46 -0600207
208/*-----------------------------------------------------------------------
209 * FLASH organization
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_CFI
212#ifdef CONFIG_SYS_FLASH_CFI
213# define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200214# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
216# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
217# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
218# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
219#ifdef CONFIG_SYS_NOR1SZ
220# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
221# define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
222# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChungLiew57a12722008-01-15 14:15:46 -0600223#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
225# define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
TsiChungLiew57a12722008-01-15 14:15:46 -0600226#endif
227#endif
228
229/* Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800230 * Environment is not embedded in u-boot but at offset 0x40000 on the flash.
231 * First time runing may have env crc error warning if there is
232 * no correct environment on the flash.
TsiChungLiew57a12722008-01-15 14:15:46 -0600233 */
Jason Jin09933fb2011-08-19 10:10:40 +0800234#define CONFIG_ENV_OFFSET 0x40000
235#define CONFIG_ENV_SECT_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200236#define CONFIG_ENV_IS_IN_FLASH 1
TsiChungLiew57a12722008-01-15 14:15:46 -0600237
238/*-----------------------------------------------------------------------
239 * Cache Configuration
240 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew57a12722008-01-15 14:15:46 -0600242
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600243#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200244 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600245#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200246 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600247#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
248 CF_CACR_IDCM)
249#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
250#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
251 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
252 CF_ACR_EN | CF_ACR_SM_ALL)
253#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
254 CF_CACR_IEC | CF_CACR_ICINVA)
255#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
256 CF_CACR_DEC | CF_CACR_DDCM_P | \
257 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
258
TsiChungLiew57a12722008-01-15 14:15:46 -0600259/*-----------------------------------------------------------------------
260 * Chipselect bank definitions
261 */
262/*
263 * CS0 - NOR Flash 1, 2, 4, or 8MB
264 * CS1 - NOR Flash
265 * CS2 - Available
266 * CS3 - Available
267 * CS4 - Available
268 * CS5 - Available
269 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_CS0_BASE 0xFF800000
271#define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
272#define CONFIG_SYS_CS0_CTRL 0x00101980
TsiChungLiew57a12722008-01-15 14:15:46 -0600273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#ifdef CONFIG_SYS_NOR1SZ
275#define CONFIG_SYS_CS1_BASE 0xE0000000
276#define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
277#define CONFIG_SYS_CS1_CTRL 0x00101D80
TsiChungLiew57a12722008-01-15 14:15:46 -0600278#endif
279
280#endif /* _M5475EVB_H */