blob: e91d9eadc176f7960c6ee68a33bfd35fef190806 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk97d80fc2004-06-09 00:34:46 +00002 * Freescale Three Speed Ethernet Controller driver
wdenk42d1f032003-10-15 23:53:47 +00003 *
4 * This software may be used and distributed according to the
5 * terms of the GNU Public License, Version 2, incorporated
6 * herein by reference.
7 *
Andy Fleming81f481c2007-04-23 02:24:28 -05008 * Copyright 2004, 2007 Freescale Semiconductor, Inc.
wdenk42d1f032003-10-15 23:53:47 +00009 * (C) Copyright 2003, Motorola, Inc.
wdenk42d1f032003-10-15 23:53:47 +000010 * author Andy Fleming
11 *
12 */
13
14#include <config.h>
wdenk42d1f032003-10-15 23:53:47 +000015#include <common.h>
16#include <malloc.h>
17#include <net.h>
18#include <command.h>
19
20#if defined(CONFIG_TSEC_ENET)
21#include "tsec.h"
Marian Balakowicz63ff0042005-10-28 22:30:33 +020022#include "miiphy.h"
wdenk42d1f032003-10-15 23:53:47 +000023
Wolfgang Denkd87080b2006-03-31 18:32:53 +020024DECLARE_GLOBAL_DATA_PTR;
25
Marian Balakowicz63ff0042005-10-28 22:30:33 +020026#define TX_BUF_CNT 2
wdenk42d1f032003-10-15 23:53:47 +000027
Jon Loeliger89875e92006-10-10 17:03:43 -050028static uint rxIdx; /* index of the current RX buffer */
29static uint txIdx; /* index of the current TX buffer */
wdenk42d1f032003-10-15 23:53:47 +000030
31typedef volatile struct rtxbd {
32 txbd8_t txbd[TX_BUF_CNT];
33 rxbd8_t rxbd[PKTBUFSRX];
Jon Loeliger89875e92006-10-10 17:03:43 -050034} RTXBD;
wdenk42d1f032003-10-15 23:53:47 +000035
wdenk97d80fc2004-06-09 00:34:46 +000036struct tsec_info_struct {
37 unsigned int phyaddr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050038 u32 flags;
wdenk97d80fc2004-06-09 00:34:46 +000039 unsigned int phyregidx;
40};
41
wdenk97d80fc2004-06-09 00:34:46 +000042/* The tsec_info structure contains 3 values which the
43 * driver uses to determine how to operate a given ethernet
Andy Fleming09f3e092006-09-13 10:34:18 -050044 * device. The information needed is:
wdenk97d80fc2004-06-09 00:34:46 +000045 * phyaddr - The address of the PHY which is attached to
wdenk9d46ea42005-03-14 23:56:42 +000046 * the given device.
wdenk97d80fc2004-06-09 00:34:46 +000047 *
Jon Loeligerd9b94f22005-07-25 14:05:07 -050048 * flags - This variable indicates whether the device
49 * supports gigabit speed ethernet, and whether it should be
50 * in reduced mode.
wdenk97d80fc2004-06-09 00:34:46 +000051 *
52 * phyregidx - This variable specifies which ethernet device
wdenk9d46ea42005-03-14 23:56:42 +000053 * controls the MII Management registers which are connected
Andy Fleming09f3e092006-09-13 10:34:18 -050054 * to the PHY. For now, only TSEC1 (index 0) has
wdenk9d46ea42005-03-14 23:56:42 +000055 * access to the PHYs, so all of the entries have "0".
wdenk97d80fc2004-06-09 00:34:46 +000056 *
57 * The values specified in the table are taken from the board's
58 * config file in include/configs/. When implementing a new
59 * board with ethernet capability, it is necessary to define:
Andy Fleming09f3e092006-09-13 10:34:18 -050060 * TSECn_PHY_ADDR
61 * TSECn_PHYIDX
wdenk97d80fc2004-06-09 00:34:46 +000062 *
Andy Fleming09f3e092006-09-13 10:34:18 -050063 * for n = 1,2,3, etc. And for FEC:
wdenk97d80fc2004-06-09 00:34:46 +000064 * FEC_PHY_ADDR
65 * FEC_PHYIDX
66 */
67static struct tsec_info_struct tsec_info[] = {
Andy Fleming3a790132007-08-15 20:03:25 -050068#ifdef CONFIG_TSEC1
69 {TSEC1_PHY_ADDR, TSEC1_FLAGS, TSEC1_PHYIDX},
Zach Sadeckied810642007-07-31 12:27:25 -050070#else
Jon Loeliger89875e92006-10-10 17:03:43 -050071 {0, 0, 0},
wdenk97d80fc2004-06-09 00:34:46 +000072#endif
Andy Fleming3a790132007-08-15 20:03:25 -050073#ifdef CONFIG_TSEC2
74 {TSEC2_PHY_ADDR, TSEC2_FLAGS, TSEC2_PHYIDX},
Zach Sadeckied810642007-07-31 12:27:25 -050075#else
Jon Loeliger89875e92006-10-10 17:03:43 -050076 {0, 0, 0},
wdenk97d80fc2004-06-09 00:34:46 +000077#endif
78#ifdef CONFIG_MPC85XX_FEC
Andy Fleming3a790132007-08-15 20:03:25 -050079 {FEC_PHY_ADDR, FEC_FLAGS, FEC_PHYIDX},
wdenk9d46ea42005-03-14 23:56:42 +000080#else
Andy Fleming3a790132007-08-15 20:03:25 -050081#ifdef CONFIG_TSEC3
82 {TSEC3_PHY_ADDR, TSEC3_FLAGS, TSEC3_PHYIDX},
Jon Loeligerdebb7352006-04-26 17:58:56 -050083#else
Jon Loeliger89875e92006-10-10 17:03:43 -050084 {0, 0, 0},
Jon Loeligerdebb7352006-04-26 17:58:56 -050085#endif
Andy Fleming3a790132007-08-15 20:03:25 -050086#ifdef CONFIG_TSEC4
87 {TSEC4_PHY_ADDR, TSEC4_FLAGS, TSEC4_PHYIDX},
Jon Loeligerdebb7352006-04-26 17:58:56 -050088#else
Jon Loeliger89875e92006-10-10 17:03:43 -050089 {0, 0, 0},
Andy Fleming3a790132007-08-15 20:03:25 -050090#endif /* CONFIG_TSEC4 */
91#endif /* CONFIG_MPC85XX_FEC */
wdenk97d80fc2004-06-09 00:34:46 +000092};
93
Jon Loeligerd9b94f22005-07-25 14:05:07 -050094#define MAXCONTROLLERS (4)
wdenk97d80fc2004-06-09 00:34:46 +000095
96static int relocated = 0;
97
98static struct tsec_private *privlist[MAXCONTROLLERS];
99
wdenk42d1f032003-10-15 23:53:47 +0000100#ifdef __GNUC__
101static RTXBD rtx __attribute__ ((aligned(8)));
102#else
103#error "rtx must be 64-bit aligned"
104#endif
105
Jon Loeliger89875e92006-10-10 17:03:43 -0500106static int tsec_send(struct eth_device *dev,
107 volatile void *packet, int length);
108static int tsec_recv(struct eth_device *dev);
109static int tsec_init(struct eth_device *dev, bd_t * bd);
110static void tsec_halt(struct eth_device *dev);
111static void init_registers(volatile tsec_t * regs);
wdenk97d80fc2004-06-09 00:34:46 +0000112static void startup_tsec(struct eth_device *dev);
113static int init_phy(struct eth_device *dev);
114void write_phy_reg(struct tsec_private *priv, uint regnum, uint value);
115uint read_phy_reg(struct tsec_private *priv, uint regnum);
Jon Loeliger89875e92006-10-10 17:03:43 -0500116struct phy_info *get_phy_info(struct eth_device *dev);
wdenk97d80fc2004-06-09 00:34:46 +0000117void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd);
118static void adjust_link(struct eth_device *dev);
119static void relocate_cmds(void);
Wolfgang Denk409ecdc2007-11-18 16:36:27 +0100120#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
121 && !defined(BITBANGMII)
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200122static int tsec_miiphy_write(char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -0500123 unsigned char reg, unsigned short value);
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200124static int tsec_miiphy_read(char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -0500125 unsigned char reg, unsigned short *value);
Wolfgang Denk409ecdc2007-11-18 16:36:27 +0100126#endif
David Updegraff53a5c422007-06-11 10:41:07 -0500127#ifdef CONFIG_MCAST_TFTP
128static int tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set);
129#endif
wdenk7abf0c52004-04-18 21:45:42 +0000130
wdenk97d80fc2004-06-09 00:34:46 +0000131/* Initialize device structure. Returns success if PHY
132 * initialization succeeded (i.e. if it recognizes the PHY)
133 */
Jon Loeliger89875e92006-10-10 17:03:43 -0500134int tsec_initialize(bd_t * bis, int index, char *devname)
wdenk42d1f032003-10-15 23:53:47 +0000135{
Jon Loeliger89875e92006-10-10 17:03:43 -0500136 struct eth_device *dev;
wdenk42d1f032003-10-15 23:53:47 +0000137 int i;
wdenk97d80fc2004-06-09 00:34:46 +0000138 struct tsec_private *priv;
wdenk42d1f032003-10-15 23:53:47 +0000139
Jon Loeliger89875e92006-10-10 17:03:43 -0500140 dev = (struct eth_device *)malloc(sizeof *dev);
wdenk42d1f032003-10-15 23:53:47 +0000141
Jon Loeliger89875e92006-10-10 17:03:43 -0500142 if (NULL == dev)
wdenk42d1f032003-10-15 23:53:47 +0000143 return 0;
144
145 memset(dev, 0, sizeof *dev);
146
Jon Loeliger89875e92006-10-10 17:03:43 -0500147 priv = (struct tsec_private *)malloc(sizeof(*priv));
wdenk97d80fc2004-06-09 00:34:46 +0000148
Jon Loeliger89875e92006-10-10 17:03:43 -0500149 if (NULL == priv)
wdenk97d80fc2004-06-09 00:34:46 +0000150 return 0;
151
152 privlist[index] = priv;
Jon Loeliger89875e92006-10-10 17:03:43 -0500153 priv->regs = (volatile tsec_t *)(TSEC_BASE_ADDR + index * TSEC_SIZE);
wdenk97d80fc2004-06-09 00:34:46 +0000154 priv->phyregs = (volatile tsec_t *)(TSEC_BASE_ADDR +
Jon Loeliger89875e92006-10-10 17:03:43 -0500155 tsec_info[index].phyregidx *
156 TSEC_SIZE);
wdenk97d80fc2004-06-09 00:34:46 +0000157
158 priv->phyaddr = tsec_info[index].phyaddr;
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159 priv->flags = tsec_info[index].flags;
wdenk97d80fc2004-06-09 00:34:46 +0000160
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500161 sprintf(dev->name, devname);
wdenk42d1f032003-10-15 23:53:47 +0000162 dev->iobase = 0;
Jon Loeliger89875e92006-10-10 17:03:43 -0500163 dev->priv = priv;
164 dev->init = tsec_init;
165 dev->halt = tsec_halt;
166 dev->send = tsec_send;
167 dev->recv = tsec_recv;
David Updegraff53a5c422007-06-11 10:41:07 -0500168#ifdef CONFIG_MCAST_TFTP
169 dev->mcast = tsec_mcast_addr;
170#endif
wdenk42d1f032003-10-15 23:53:47 +0000171
172 /* Tell u-boot to get the addr from the env */
Jon Loeliger89875e92006-10-10 17:03:43 -0500173 for (i = 0; i < 6; i++)
wdenk42d1f032003-10-15 23:53:47 +0000174 dev->enetaddr[i] = 0;
175
176 eth_register(dev);
177
wdenk97d80fc2004-06-09 00:34:46 +0000178 /* Reset the MAC */
179 priv->regs->maccfg1 |= MACCFG1_SOFT_RESET;
180 priv->regs->maccfg1 &= ~(MACCFG1_SOFT_RESET);
wdenk7abf0c52004-04-18 21:45:42 +0000181
Jon Loeligercb51c0b2007-07-09 17:39:42 -0500182#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
Marian Balakowicz63ff0042005-10-28 22:30:33 +0200183 && !defined(BITBANGMII)
184 miiphy_register(dev->name, tsec_miiphy_read, tsec_miiphy_write);
185#endif
186
wdenk97d80fc2004-06-09 00:34:46 +0000187 /* Try to initialize PHY here, and return */
188 return init_phy(dev);
wdenk42d1f032003-10-15 23:53:47 +0000189}
190
wdenk42d1f032003-10-15 23:53:47 +0000191/* Initializes data structures and registers for the controller,
wdenk9d46ea42005-03-14 23:56:42 +0000192 * and brings the interface up. Returns the link status, meaning
wdenk97d80fc2004-06-09 00:34:46 +0000193 * that it returns success if the link is up, failure otherwise.
Jon Loeliger89875e92006-10-10 17:03:43 -0500194 * This allows u-boot to find the first active controller.
195 */
196int tsec_init(struct eth_device *dev, bd_t * bd)
wdenk42d1f032003-10-15 23:53:47 +0000197{
wdenk42d1f032003-10-15 23:53:47 +0000198 uint tempval;
199 char tmpbuf[MAC_ADDR_LEN];
200 int i;
wdenk97d80fc2004-06-09 00:34:46 +0000201 struct tsec_private *priv = (struct tsec_private *)dev->priv;
202 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000203
204 /* Make sure the controller is stopped */
205 tsec_halt(dev);
206
wdenk97d80fc2004-06-09 00:34:46 +0000207 /* Init MACCFG2. Defaults to GMII */
wdenk42d1f032003-10-15 23:53:47 +0000208 regs->maccfg2 = MACCFG2_INIT_SETTINGS;
209
210 /* Init ECNTRL */
211 regs->ecntrl = ECNTRL_INIT_SETTINGS;
212
213 /* Copy the station address into the address registers.
214 * Backwards, because little endian MACS are dumb */
Jon Loeliger89875e92006-10-10 17:03:43 -0500215 for (i = 0; i < MAC_ADDR_LEN; i++) {
wdenk97d80fc2004-06-09 00:34:46 +0000216 tmpbuf[MAC_ADDR_LEN - 1 - i] = dev->enetaddr[i];
wdenk42d1f032003-10-15 23:53:47 +0000217 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500218 regs->macstnaddr1 = *((uint *) (tmpbuf));
wdenk42d1f032003-10-15 23:53:47 +0000219
Jon Loeliger89875e92006-10-10 17:03:43 -0500220 tempval = *((uint *) (tmpbuf + 4));
wdenk42d1f032003-10-15 23:53:47 +0000221
Wolfgang Denk77ddac92005-10-13 16:45:02 +0200222 regs->macstnaddr2 = tempval;
wdenk42d1f032003-10-15 23:53:47 +0000223
wdenk42d1f032003-10-15 23:53:47 +0000224 /* reset the indices to zero */
225 rxIdx = 0;
226 txIdx = 0;
227
228 /* Clear out (for the most part) the other registers */
229 init_registers(regs);
230
231 /* Ready the device for tx/rx */
wdenk97d80fc2004-06-09 00:34:46 +0000232 startup_tsec(dev);
wdenk42d1f032003-10-15 23:53:47 +0000233
wdenk97d80fc2004-06-09 00:34:46 +0000234 /* If there's no link, fail */
Ben Warren422b1a02008-01-09 18:15:53 -0500235 return (priv->link ? 0 : -1);
wdenk42d1f032003-10-15 23:53:47 +0000236
237}
238
wdenk97d80fc2004-06-09 00:34:46 +0000239/* Write value to the device's PHY through the registers
240 * specified in priv, modifying the register specified in regnum.
241 * It will wait for the write to be done (or for a timeout to
242 * expire) before exiting
243 */
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000244void write_any_phy_reg(struct tsec_private *priv, uint phyid, uint regnum, uint value)
wdenk97d80fc2004-06-09 00:34:46 +0000245{
246 volatile tsec_t *regbase = priv->phyregs;
Jon Loeliger89875e92006-10-10 17:03:43 -0500247 int timeout = 1000000;
wdenk97d80fc2004-06-09 00:34:46 +0000248
249 regbase->miimadd = (phyid << 8) | regnum;
250 regbase->miimcon = value;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500251 asm("sync");
wdenk97d80fc2004-06-09 00:34:46 +0000252
Jon Loeliger89875e92006-10-10 17:03:43 -0500253 timeout = 1000000;
254 while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
wdenk97d80fc2004-06-09 00:34:46 +0000255}
256
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000257/* #define to provide old write_phy_reg functionality without duplicating code */
258#define write_phy_reg(priv, regnum, value) write_any_phy_reg(priv,priv->phyaddr,regnum,value)
259
wdenk97d80fc2004-06-09 00:34:46 +0000260/* Reads register regnum on the device's PHY through the
wdenk9d46ea42005-03-14 23:56:42 +0000261 * registers specified in priv. It lowers and raises the read
wdenk97d80fc2004-06-09 00:34:46 +0000262 * command, and waits for the data to become valid (miimind
263 * notvalid bit cleared), and the bus to cease activity (miimind
264 * busy bit cleared), and then returns the value
265 */
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000266uint read_any_phy_reg(struct tsec_private *priv, uint phyid, uint regnum)
wdenk42d1f032003-10-15 23:53:47 +0000267{
268 uint value;
wdenk97d80fc2004-06-09 00:34:46 +0000269 volatile tsec_t *regbase = priv->phyregs;
wdenk42d1f032003-10-15 23:53:47 +0000270
wdenk97d80fc2004-06-09 00:34:46 +0000271 /* Put the address of the phy, and the register
272 * number into MIIMADD */
273 regbase->miimadd = (phyid << 8) | regnum;
wdenk42d1f032003-10-15 23:53:47 +0000274
275 /* Clear the command register, and wait */
276 regbase->miimcom = 0;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500277 asm("sync");
wdenk42d1f032003-10-15 23:53:47 +0000278
279 /* Initiate a read command, and wait */
280 regbase->miimcom = MIIM_READ_COMMAND;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500281 asm("sync");
wdenk42d1f032003-10-15 23:53:47 +0000282
283 /* Wait for the the indication that the read is done */
Jon Loeliger89875e92006-10-10 17:03:43 -0500284 while ((regbase->miimind & (MIIMIND_NOTVALID | MIIMIND_BUSY))) ;
wdenk42d1f032003-10-15 23:53:47 +0000285
286 /* Grab the value read from the PHY */
287 value = regbase->miimstat;
288
289 return value;
290}
291
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +0000292/* #define to provide old read_phy_reg functionality without duplicating code */
293#define read_phy_reg(priv,regnum) read_any_phy_reg(priv,priv->phyaddr,regnum)
294
wdenk97d80fc2004-06-09 00:34:46 +0000295/* Discover which PHY is attached to the device, and configure it
296 * properly. If the PHY is not recognized, then return 0
297 * (failure). Otherwise, return 1
298 */
299static int init_phy(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +0000300{
wdenk97d80fc2004-06-09 00:34:46 +0000301 struct tsec_private *priv = (struct tsec_private *)dev->priv;
302 struct phy_info *curphy;
Jon Loeliger89875e92006-10-10 17:03:43 -0500303 volatile tsec_t *regs = (volatile tsec_t *)(TSEC_BASE_ADDR);
wdenk42d1f032003-10-15 23:53:47 +0000304
305 /* Assign a Physical address to the TBI */
Joe Hammandcb84b72007-08-09 09:08:18 -0500306 regs->tbipa = CFG_TBIPA_VALUE;
Jon Loeliger89875e92006-10-10 17:03:43 -0500307 regs = (volatile tsec_t *)(TSEC_BASE_ADDR + TSEC_SIZE);
Joe Hammandcb84b72007-08-09 09:08:18 -0500308 regs->tbipa = CFG_TBIPA_VALUE;
Jon Loeliger89875e92006-10-10 17:03:43 -0500309 asm("sync");
wdenk3dd7f0f2005-04-04 23:43:44 +0000310
311 /* Reset MII (due to new addresses) */
312 priv->phyregs->miimcfg = MIIMCFG_RESET;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500313 asm("sync");
wdenk3dd7f0f2005-04-04 23:43:44 +0000314 priv->phyregs->miimcfg = MIIMCFG_INIT_VALUE;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500315 asm("sync");
Jon Loeliger89875e92006-10-10 17:03:43 -0500316 while (priv->phyregs->miimind & MIIMIND_BUSY) ;
wdenk42d1f032003-10-15 23:53:47 +0000317
Jon Loeliger89875e92006-10-10 17:03:43 -0500318 if (0 == relocated)
wdenk97d80fc2004-06-09 00:34:46 +0000319 relocate_cmds();
wdenk42d1f032003-10-15 23:53:47 +0000320
wdenk97d80fc2004-06-09 00:34:46 +0000321 /* Get the cmd structure corresponding to the attached
322 * PHY */
323 curphy = get_phy_info(dev);
wdenk42d1f032003-10-15 23:53:47 +0000324
Ben Warren4653f912006-10-26 14:38:25 -0400325 if (curphy == NULL) {
326 priv->phyinfo = NULL;
wdenk97d80fc2004-06-09 00:34:46 +0000327 printf("%s: No PHY found\n", dev->name);
wdenk42d1f032003-10-15 23:53:47 +0000328
wdenk97d80fc2004-06-09 00:34:46 +0000329 return 0;
wdenk42d1f032003-10-15 23:53:47 +0000330 }
331
wdenk97d80fc2004-06-09 00:34:46 +0000332 priv->phyinfo = curphy;
wdenk42d1f032003-10-15 23:53:47 +0000333
wdenk97d80fc2004-06-09 00:34:46 +0000334 phy_run_commands(priv, priv->phyinfo->config);
wdenk42d1f032003-10-15 23:53:47 +0000335
wdenk97d80fc2004-06-09 00:34:46 +0000336 return 1;
wdenk42d1f032003-10-15 23:53:47 +0000337}
338
Jon Loeliger89875e92006-10-10 17:03:43 -0500339/*
340 * Returns which value to write to the control register.
341 * For 10/100, the value is slightly different
342 */
343uint mii_cr_init(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000344{
Jon Loeliger89875e92006-10-10 17:03:43 -0500345 if (priv->flags & TSEC_GIGABIT)
wdenk97d80fc2004-06-09 00:34:46 +0000346 return MIIM_CONTROL_INIT;
347 else
348 return MIIM_CR_INIT;
349}
350
wdenk97d80fc2004-06-09 00:34:46 +0000351/* Parse the status register for link, and then do
Jon Loeliger89875e92006-10-10 17:03:43 -0500352 * auto-negotiation
353 */
354uint mii_parse_sr(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000355{
Stefan Roese5810dc32005-09-21 18:20:22 +0200356 /*
Andy Fleming7613afd2007-08-15 20:03:44 -0500357 * Wait if the link is up, and autonegotiation is in progress
358 * (ie - we're capable and it's not done)
Stefan Roese5810dc32005-09-21 18:20:22 +0200359 */
360 mii_reg = read_phy_reg(priv, MIIM_STATUS);
Andy Fleming7613afd2007-08-15 20:03:44 -0500361 if ((mii_reg & MIIM_STATUS_LINK) && (mii_reg & PHY_BMSR_AUTN_ABLE)
Jon Loeliger89875e92006-10-10 17:03:43 -0500362 && !(mii_reg & PHY_BMSR_AUTN_COMP)) {
Stefan Roese5810dc32005-09-21 18:20:22 +0200363 int i = 0;
wdenk97d80fc2004-06-09 00:34:46 +0000364
Jon Loeliger89875e92006-10-10 17:03:43 -0500365 puts("Waiting for PHY auto negotiation to complete");
Andy Fleming7613afd2007-08-15 20:03:44 -0500366 while (!(mii_reg & PHY_BMSR_AUTN_COMP)) {
Stefan Roese5810dc32005-09-21 18:20:22 +0200367 /*
368 * Timeout reached ?
369 */
370 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500371 puts(" TIMEOUT !\n");
Stefan Roese5810dc32005-09-21 18:20:22 +0200372 priv->link = 0;
Jin Zhengxiong-R64188fcfb9a52006-06-27 18:12:23 +0800373 return 0;
Stefan Roese5810dc32005-09-21 18:20:22 +0200374 }
wdenk97d80fc2004-06-09 00:34:46 +0000375
Stefan Roese5810dc32005-09-21 18:20:22 +0200376 if ((i++ % 1000) == 0) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500377 putc('.');
Stefan Roese5810dc32005-09-21 18:20:22 +0200378 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500379 udelay(1000); /* 1 ms */
wdenk97d80fc2004-06-09 00:34:46 +0000380 mii_reg = read_phy_reg(priv, MIIM_STATUS);
Stefan Roese5810dc32005-09-21 18:20:22 +0200381 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500382 puts(" done\n");
Stefan Roese5810dc32005-09-21 18:20:22 +0200383 priv->link = 1;
Jon Loeliger89875e92006-10-10 17:03:43 -0500384 udelay(500000); /* another 500 ms (results in faster booting) */
Stefan Roese5810dc32005-09-21 18:20:22 +0200385 } else {
Andy Fleming7613afd2007-08-15 20:03:44 -0500386 if (mii_reg & MIIM_STATUS_LINK)
387 priv->link = 1;
388 else
389 priv->link = 0;
wdenk97d80fc2004-06-09 00:34:46 +0000390 }
391
392 return 0;
393}
394
David Updegraffaf1c2b82007-04-20 14:34:48 -0500395/* Generic function which updates the speed and duplex. If
396 * autonegotiation is enabled, it uses the AND of the link
397 * partner's advertised capabilities and our advertised
398 * capabilities. If autonegotiation is disabled, we use the
399 * appropriate bits in the control register.
400 *
401 * Stolen from Linux's mii.c and phy_device.c
402 */
403uint mii_parse_link(uint mii_reg, struct tsec_private *priv)
404{
405 /* We're using autonegotiation */
406 if (mii_reg & PHY_BMSR_AUTN_ABLE) {
407 uint lpa = 0;
408 uint gblpa = 0;
409
410 /* Check for gigabit capability */
411 if (mii_reg & PHY_BMSR_EXT) {
412 /* We want a list of states supported by
413 * both PHYs in the link
414 */
415 gblpa = read_phy_reg(priv, PHY_1000BTSR);
416 gblpa &= read_phy_reg(priv, PHY_1000BTCR) << 2;
417 }
418
419 /* Set the baseline so we only have to set them
420 * if they're different
421 */
422 priv->speed = 10;
423 priv->duplexity = 0;
424
425 /* Check the gigabit fields */
426 if (gblpa & (PHY_1000BTSR_1000FD | PHY_1000BTSR_1000HD)) {
427 priv->speed = 1000;
428
429 if (gblpa & PHY_1000BTSR_1000FD)
430 priv->duplexity = 1;
431
432 /* We're done! */
433 return 0;
434 }
435
436 lpa = read_phy_reg(priv, PHY_ANAR);
437 lpa &= read_phy_reg(priv, PHY_ANLPAR);
438
439 if (lpa & (PHY_ANLPAR_TXFD | PHY_ANLPAR_TX)) {
440 priv->speed = 100;
441
442 if (lpa & PHY_ANLPAR_TXFD)
443 priv->duplexity = 1;
444
445 } else if (lpa & PHY_ANLPAR_10FD)
446 priv->duplexity = 1;
447 } else {
448 uint bmcr = read_phy_reg(priv, PHY_BMCR);
449
450 priv->speed = 10;
451 priv->duplexity = 0;
452
453 if (bmcr & PHY_BMCR_DPLX)
454 priv->duplexity = 1;
455
456 if (bmcr & PHY_BMCR_1000_MBPS)
457 priv->speed = 1000;
458 else if (bmcr & PHY_BMCR_100_MBPS)
459 priv->speed = 100;
460 }
461
462 return 0;
463}
464
Paul Gortmaker91e25762007-01-16 11:38:14 -0500465/*
466 * Parse the BCM54xx status register for speed and duplex information.
467 * The linux sungem_phy has this information, but in a table format.
468 */
469uint mii_parse_BCM54xx_sr(uint mii_reg, struct tsec_private *priv)
470{
471
472 switch((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >> MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT){
473
474 case 1:
475 printf("Enet starting in 10BT/HD\n");
476 priv->duplexity = 0;
477 priv->speed = 10;
478 break;
479
480 case 2:
481 printf("Enet starting in 10BT/FD\n");
482 priv->duplexity = 1;
483 priv->speed = 10;
484 break;
485
486 case 3:
487 printf("Enet starting in 100BT/HD\n");
488 priv->duplexity = 0;
489 priv->speed = 100;
490 break;
491
492 case 5:
493 printf("Enet starting in 100BT/FD\n");
494 priv->duplexity = 1;
495 priv->speed = 100;
496 break;
497
498 case 6:
499 printf("Enet starting in 1000BT/HD\n");
500 priv->duplexity = 0;
501 priv->speed = 1000;
502 break;
503
504 case 7:
505 printf("Enet starting in 1000BT/FD\n");
506 priv->duplexity = 1;
507 priv->speed = 1000;
508 break;
509
510 default:
511 printf("Auto-neg error, defaulting to 10BT/HD\n");
512 priv->duplexity = 0;
513 priv->speed = 10;
514 break;
515 }
516
517 return 0;
518
519}
wdenk97d80fc2004-06-09 00:34:46 +0000520/* Parse the 88E1011's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500521 * information
522 */
523uint mii_parse_88E1011_psr(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000524{
525 uint speed;
526
Stefan Roese5810dc32005-09-21 18:20:22 +0200527 mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
528
Andy Fleming7613afd2007-08-15 20:03:44 -0500529 if ((mii_reg & MIIM_88E1011_PHYSTAT_LINK) &&
530 !(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
Stefan Roese5810dc32005-09-21 18:20:22 +0200531 int i = 0;
532
Jon Loeliger89875e92006-10-10 17:03:43 -0500533 puts("Waiting for PHY realtime link");
Andy Fleming7613afd2007-08-15 20:03:44 -0500534 while (!(mii_reg & MIIM_88E1011_PHYSTAT_SPDDONE)) {
535 /* Timeout reached ? */
Stefan Roese5810dc32005-09-21 18:20:22 +0200536 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500537 puts(" TIMEOUT !\n");
Stefan Roese5810dc32005-09-21 18:20:22 +0200538 priv->link = 0;
539 break;
540 }
541
542 if ((i++ % 1000) == 0) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500543 putc('.');
Stefan Roese5810dc32005-09-21 18:20:22 +0200544 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500545 udelay(1000); /* 1 ms */
Stefan Roese5810dc32005-09-21 18:20:22 +0200546 mii_reg = read_phy_reg(priv, MIIM_88E1011_PHY_STATUS);
547 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500548 puts(" done\n");
549 udelay(500000); /* another 500 ms (results in faster booting) */
Andy Fleming7613afd2007-08-15 20:03:44 -0500550 } else {
551 if (mii_reg & MIIM_88E1011_PHYSTAT_LINK)
552 priv->link = 1;
553 else
554 priv->link = 0;
Stefan Roese5810dc32005-09-21 18:20:22 +0200555 }
556
Jon Loeliger89875e92006-10-10 17:03:43 -0500557 if (mii_reg & MIIM_88E1011_PHYSTAT_DUPLEX)
wdenk97d80fc2004-06-09 00:34:46 +0000558 priv->duplexity = 1;
559 else
560 priv->duplexity = 0;
561
Jon Loeliger89875e92006-10-10 17:03:43 -0500562 speed = (mii_reg & MIIM_88E1011_PHYSTAT_SPEED);
wdenk97d80fc2004-06-09 00:34:46 +0000563
Jon Loeliger89875e92006-10-10 17:03:43 -0500564 switch (speed) {
565 case MIIM_88E1011_PHYSTAT_GBIT:
566 priv->speed = 1000;
567 break;
568 case MIIM_88E1011_PHYSTAT_100:
569 priv->speed = 100;
570 break;
571 default:
572 priv->speed = 10;
wdenk97d80fc2004-06-09 00:34:46 +0000573 }
574
575 return 0;
576}
577
Dave Liu18ee3202008-01-11 18:45:28 +0800578/* Parse the RTL8211B's status register for speed and duplex
579 * information
580 */
581uint mii_parse_RTL8211B_sr(uint mii_reg, struct tsec_private * priv)
582{
583 uint speed;
584
585 mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
586 if ((mii_reg & MIIM_RTL8211B_PHYSTAT_LINK) &&
587 !(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
588 int i = 0;
589
590 puts("Waiting for PHY realtime link");
591 while (!(mii_reg & MIIM_RTL8211B_PHYSTAT_SPDDONE)) {
592 /* Timeout reached ? */
593 if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
594 puts(" TIMEOUT !\n");
595 priv->link = 0;
596 break;
597 }
598
599 if ((i++ % 1000) == 0) {
600 putc('.');
601 }
602 udelay(1000); /* 1 ms */
603 mii_reg = read_phy_reg(priv, MIIM_RTL8211B_PHY_STATUS);
604 }
605 puts(" done\n");
606 udelay(500000); /* another 500 ms (results in faster booting) */
607 } else {
608 if (mii_reg & MIIM_RTL8211B_PHYSTAT_LINK)
609 priv->link = 1;
610 else
611 priv->link = 0;
612 }
613
614 if (mii_reg & MIIM_RTL8211B_PHYSTAT_DUPLEX)
615 priv->duplexity = 1;
616 else
617 priv->duplexity = 0;
618
619 speed = (mii_reg & MIIM_RTL8211B_PHYSTAT_SPEED);
620
621 switch (speed) {
622 case MIIM_RTL8211B_PHYSTAT_GBIT:
623 priv->speed = 1000;
624 break;
625 case MIIM_RTL8211B_PHYSTAT_100:
626 priv->speed = 100;
627 break;
628 default:
629 priv->speed = 10;
630 }
631
632 return 0;
633}
634
wdenk97d80fc2004-06-09 00:34:46 +0000635/* Parse the cis8201's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500636 * information
637 */
638uint mii_parse_cis8201(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000639{
640 uint speed;
641
Jon Loeliger89875e92006-10-10 17:03:43 -0500642 if (mii_reg & MIIM_CIS8201_AUXCONSTAT_DUPLEX)
wdenk97d80fc2004-06-09 00:34:46 +0000643 priv->duplexity = 1;
644 else
645 priv->duplexity = 0;
646
647 speed = mii_reg & MIIM_CIS8201_AUXCONSTAT_SPEED;
Jon Loeliger89875e92006-10-10 17:03:43 -0500648 switch (speed) {
649 case MIIM_CIS8201_AUXCONSTAT_GBIT:
650 priv->speed = 1000;
651 break;
652 case MIIM_CIS8201_AUXCONSTAT_100:
653 priv->speed = 100;
654 break;
655 default:
656 priv->speed = 10;
657 break;
wdenk97d80fc2004-06-09 00:34:46 +0000658 }
659
660 return 0;
661}
Jon Loeliger89875e92006-10-10 17:03:43 -0500662
Jon Loeligerdebb7352006-04-26 17:58:56 -0500663/* Parse the vsc8244's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500664 * information
665 */
666uint mii_parse_vsc8244(uint mii_reg, struct tsec_private * priv)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500667{
Jon Loeliger89875e92006-10-10 17:03:43 -0500668 uint speed;
669
670 if (mii_reg & MIIM_VSC8244_AUXCONSTAT_DUPLEX)
671 priv->duplexity = 1;
672 else
673 priv->duplexity = 0;
674
675 speed = mii_reg & MIIM_VSC8244_AUXCONSTAT_SPEED;
676 switch (speed) {
677 case MIIM_VSC8244_AUXCONSTAT_GBIT:
678 priv->speed = 1000;
679 break;
680 case MIIM_VSC8244_AUXCONSTAT_100:
681 priv->speed = 100;
682 break;
683 default:
684 priv->speed = 10;
685 break;
686 }
687
688 return 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500689}
wdenk97d80fc2004-06-09 00:34:46 +0000690
wdenk97d80fc2004-06-09 00:34:46 +0000691/* Parse the DM9161's status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500692 * information
693 */
694uint mii_parse_dm9161_scsr(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000695{
Jon Loeliger89875e92006-10-10 17:03:43 -0500696 if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_100H))
wdenk97d80fc2004-06-09 00:34:46 +0000697 priv->speed = 100;
698 else
699 priv->speed = 10;
700
Jon Loeliger89875e92006-10-10 17:03:43 -0500701 if (mii_reg & (MIIM_DM9161_SCSR_100F | MIIM_DM9161_SCSR_10F))
wdenk97d80fc2004-06-09 00:34:46 +0000702 priv->duplexity = 1;
703 else
704 priv->duplexity = 0;
705
706 return 0;
707}
708
Jon Loeliger89875e92006-10-10 17:03:43 -0500709/*
710 * Hack to write all 4 PHYs with the LED values
711 */
712uint mii_cis8204_fixled(uint mii_reg, struct tsec_private * priv)
wdenk97d80fc2004-06-09 00:34:46 +0000713{
714 uint phyid;
715 volatile tsec_t *regbase = priv->phyregs;
Jon Loeliger89875e92006-10-10 17:03:43 -0500716 int timeout = 1000000;
wdenk97d80fc2004-06-09 00:34:46 +0000717
Jon Loeliger89875e92006-10-10 17:03:43 -0500718 for (phyid = 0; phyid < 4; phyid++) {
wdenk97d80fc2004-06-09 00:34:46 +0000719 regbase->miimadd = (phyid << 8) | mii_reg;
720 regbase->miimcon = MIIM_CIS8204_SLEDCON_INIT;
Eran Libertyf046ccd2005-07-28 10:08:46 -0500721 asm("sync");
wdenk97d80fc2004-06-09 00:34:46 +0000722
Jon Loeliger89875e92006-10-10 17:03:43 -0500723 timeout = 1000000;
724 while ((regbase->miimind & MIIMIND_BUSY) && timeout--) ;
wdenk97d80fc2004-06-09 00:34:46 +0000725 }
726
727 return MIIM_CIS8204_SLEDCON_INIT;
728}
729
Jon Loeliger89875e92006-10-10 17:03:43 -0500730uint mii_cis8204_setmode(uint mii_reg, struct tsec_private * priv)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500731{
732 if (priv->flags & TSEC_REDUCED)
733 return MIIM_CIS8204_EPHYCON_INIT | MIIM_CIS8204_EPHYCON_RGMII;
734 else
735 return MIIM_CIS8204_EPHYCON_INIT;
736}
wdenk97d80fc2004-06-09 00:34:46 +0000737
Dave Liu19580e62007-09-18 12:37:57 +0800738uint mii_m88e1111s_setmode(uint mii_reg, struct tsec_private *priv)
739{
740 uint mii_data = read_phy_reg(priv, mii_reg);
741
742 if (priv->flags & TSEC_REDUCED)
743 mii_data = (mii_data & 0xfff0) | 0x000b;
744 return mii_data;
745}
746
wdenk97d80fc2004-06-09 00:34:46 +0000747/* Initialized required registers to appropriate values, zeroing
748 * those we don't care about (unless zero is bad, in which case,
Jon Loeliger89875e92006-10-10 17:03:43 -0500749 * choose a more appropriate value)
750 */
751static void init_registers(volatile tsec_t * regs)
wdenk42d1f032003-10-15 23:53:47 +0000752{
753 /* Clear IEVENT */
754 regs->ievent = IEVENT_INIT_CLEAR;
755
756 regs->imask = IMASK_INIT_CLEAR;
757
758 regs->hash.iaddr0 = 0;
759 regs->hash.iaddr1 = 0;
760 regs->hash.iaddr2 = 0;
761 regs->hash.iaddr3 = 0;
762 regs->hash.iaddr4 = 0;
763 regs->hash.iaddr5 = 0;
764 regs->hash.iaddr6 = 0;
765 regs->hash.iaddr7 = 0;
766
767 regs->hash.gaddr0 = 0;
768 regs->hash.gaddr1 = 0;
769 regs->hash.gaddr2 = 0;
770 regs->hash.gaddr3 = 0;
771 regs->hash.gaddr4 = 0;
772 regs->hash.gaddr5 = 0;
773 regs->hash.gaddr6 = 0;
774 regs->hash.gaddr7 = 0;
775
776 regs->rctrl = 0x00000000;
777
778 /* Init RMON mib registers */
779 memset((void *)&(regs->rmon), 0, sizeof(rmon_mib_t));
780
781 regs->rmon.cam1 = 0xffffffff;
782 regs->rmon.cam2 = 0xffffffff;
783
784 regs->mrblr = MRBLR_INIT_SETTINGS;
785
786 regs->minflr = MINFLR_INIT_SETTINGS;
787
788 regs->attr = ATTR_INIT_SETTINGS;
789 regs->attreli = ATTRELI_INIT_SETTINGS;
790
791}
792
wdenk97d80fc2004-06-09 00:34:46 +0000793/* Configure maccfg2 based on negotiated speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -0500794 * reported by PHY handling code
795 */
wdenk97d80fc2004-06-09 00:34:46 +0000796static void adjust_link(struct eth_device *dev)
797{
798 struct tsec_private *priv = (struct tsec_private *)dev->priv;
799 volatile tsec_t *regs = priv->regs;
800
Jon Loeliger89875e92006-10-10 17:03:43 -0500801 if (priv->link) {
802 if (priv->duplexity != 0)
wdenk97d80fc2004-06-09 00:34:46 +0000803 regs->maccfg2 |= MACCFG2_FULL_DUPLEX;
804 else
805 regs->maccfg2 &= ~(MACCFG2_FULL_DUPLEX);
806
Jon Loeliger89875e92006-10-10 17:03:43 -0500807 switch (priv->speed) {
808 case 1000:
809 regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
810 | MACCFG2_GMII);
811 break;
812 case 100:
813 case 10:
814 regs->maccfg2 = ((regs->maccfg2 & ~(MACCFG2_IF))
815 | MACCFG2_MII);
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500816
Nick Spencef484dc72006-09-07 07:39:46 -0700817 /* Set R100 bit in all modes although
818 * it is only used in RGMII mode
Jon Loeliger89875e92006-10-10 17:03:43 -0500819 */
Nick Spencef484dc72006-09-07 07:39:46 -0700820 if (priv->speed == 100)
Jon Loeliger89875e92006-10-10 17:03:43 -0500821 regs->ecntrl |= ECNTRL_R100;
822 else
823 regs->ecntrl &= ~(ECNTRL_R100);
824 break;
825 default:
826 printf("%s: Speed was bad\n", dev->name);
827 break;
wdenk97d80fc2004-06-09 00:34:46 +0000828 }
829
830 printf("Speed: %d, %s duplex\n", priv->speed,
Jon Loeliger89875e92006-10-10 17:03:43 -0500831 (priv->duplexity) ? "full" : "half");
wdenk97d80fc2004-06-09 00:34:46 +0000832
833 } else {
834 printf("%s: No link.\n", dev->name);
835 }
836}
837
wdenk97d80fc2004-06-09 00:34:46 +0000838/* Set up the buffers and their descriptors, and bring up the
Jon Loeliger89875e92006-10-10 17:03:43 -0500839 * interface
840 */
wdenk97d80fc2004-06-09 00:34:46 +0000841static void startup_tsec(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +0000842{
843 int i;
wdenk97d80fc2004-06-09 00:34:46 +0000844 struct tsec_private *priv = (struct tsec_private *)dev->priv;
845 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000846
847 /* Point to the buffer descriptors */
848 regs->tbase = (unsigned int)(&rtx.txbd[txIdx]);
849 regs->rbase = (unsigned int)(&rtx.rxbd[rxIdx]);
850
851 /* Initialize the Rx Buffer descriptors */
852 for (i = 0; i < PKTBUFSRX; i++) {
853 rtx.rxbd[i].status = RXBD_EMPTY;
854 rtx.rxbd[i].length = 0;
Jon Loeliger89875e92006-10-10 17:03:43 -0500855 rtx.rxbd[i].bufPtr = (uint) NetRxPackets[i];
wdenk42d1f032003-10-15 23:53:47 +0000856 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500857 rtx.rxbd[PKTBUFSRX - 1].status |= RXBD_WRAP;
wdenk42d1f032003-10-15 23:53:47 +0000858
859 /* Initialize the TX Buffer Descriptors */
Jon Loeliger89875e92006-10-10 17:03:43 -0500860 for (i = 0; i < TX_BUF_CNT; i++) {
wdenk42d1f032003-10-15 23:53:47 +0000861 rtx.txbd[i].status = 0;
862 rtx.txbd[i].length = 0;
863 rtx.txbd[i].bufPtr = 0;
864 }
Jon Loeliger89875e92006-10-10 17:03:43 -0500865 rtx.txbd[TX_BUF_CNT - 1].status |= TXBD_WRAP;
wdenk42d1f032003-10-15 23:53:47 +0000866
wdenk97d80fc2004-06-09 00:34:46 +0000867 /* Start up the PHY */
Ben Warren4653f912006-10-26 14:38:25 -0400868 if(priv->phyinfo)
869 phy_run_commands(priv, priv->phyinfo->startup);
David Updegraffaf1c2b82007-04-20 14:34:48 -0500870
wdenk97d80fc2004-06-09 00:34:46 +0000871 adjust_link(dev);
872
wdenk42d1f032003-10-15 23:53:47 +0000873 /* Enable Transmit and Receive */
874 regs->maccfg1 |= (MACCFG1_RX_EN | MACCFG1_TX_EN);
875
876 /* Tell the DMA it is clear to go */
877 regs->dmactrl |= DMACTRL_INIT_SETTINGS;
878 regs->tstat = TSTAT_CLEAR_THALT;
Dan Wilson5c7ea642007-10-19 11:33:48 -0500879 regs->rstat = RSTAT_CLEAR_RHALT;
wdenk42d1f032003-10-15 23:53:47 +0000880 regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
881}
882
wdenk9d46ea42005-03-14 23:56:42 +0000883/* This returns the status bits of the device. The return value
wdenk42d1f032003-10-15 23:53:47 +0000884 * is never checked, and this is what the 8260 driver did, so we
wdenk9d46ea42005-03-14 23:56:42 +0000885 * do the same. Presumably, this would be zero if there were no
Jon Loeliger89875e92006-10-10 17:03:43 -0500886 * errors
887 */
888static int tsec_send(struct eth_device *dev, volatile void *packet, int length)
wdenk42d1f032003-10-15 23:53:47 +0000889{
890 int i;
891 int result = 0;
wdenk97d80fc2004-06-09 00:34:46 +0000892 struct tsec_private *priv = (struct tsec_private *)dev->priv;
893 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000894
895 /* Find an empty buffer descriptor */
Jon Loeliger89875e92006-10-10 17:03:43 -0500896 for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
wdenk42d1f032003-10-15 23:53:47 +0000897 if (i >= TOUT_LOOP) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500898 debug("%s: tsec: tx buffers full\n", dev->name);
wdenk42d1f032003-10-15 23:53:47 +0000899 return result;
900 }
901 }
902
Jon Loeliger89875e92006-10-10 17:03:43 -0500903 rtx.txbd[txIdx].bufPtr = (uint) packet;
wdenk42d1f032003-10-15 23:53:47 +0000904 rtx.txbd[txIdx].length = length;
Jon Loeliger89875e92006-10-10 17:03:43 -0500905 rtx.txbd[txIdx].status |=
906 (TXBD_READY | TXBD_LAST | TXBD_CRC | TXBD_INTERRUPT);
wdenk42d1f032003-10-15 23:53:47 +0000907
908 /* Tell the DMA to go */
909 regs->tstat = TSTAT_CLEAR_THALT;
910
911 /* Wait for buffer to be transmitted */
Jon Loeliger89875e92006-10-10 17:03:43 -0500912 for (i = 0; rtx.txbd[txIdx].status & TXBD_READY; i++) {
wdenk42d1f032003-10-15 23:53:47 +0000913 if (i >= TOUT_LOOP) {
Jon Loeliger89875e92006-10-10 17:03:43 -0500914 debug("%s: tsec: tx error\n", dev->name);
wdenk42d1f032003-10-15 23:53:47 +0000915 return result;
916 }
917 }
918
919 txIdx = (txIdx + 1) % TX_BUF_CNT;
920 result = rtx.txbd[txIdx].status & TXBD_STATS;
921
922 return result;
923}
924
Jon Loeliger89875e92006-10-10 17:03:43 -0500925static int tsec_recv(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +0000926{
927 int length;
wdenk97d80fc2004-06-09 00:34:46 +0000928 struct tsec_private *priv = (struct tsec_private *)dev->priv;
929 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000930
Jon Loeliger89875e92006-10-10 17:03:43 -0500931 while (!(rtx.rxbd[rxIdx].status & RXBD_EMPTY)) {
wdenk42d1f032003-10-15 23:53:47 +0000932
933 length = rtx.rxbd[rxIdx].length;
934
935 /* Send the packet up if there were no errors */
936 if (!(rtx.rxbd[rxIdx].status & RXBD_STATS)) {
937 NetReceive(NetRxPackets[rxIdx], length - 4);
wdenk97d80fc2004-06-09 00:34:46 +0000938 } else {
939 printf("Got error %x\n",
Jon Loeliger89875e92006-10-10 17:03:43 -0500940 (rtx.rxbd[rxIdx].status & RXBD_STATS));
wdenk42d1f032003-10-15 23:53:47 +0000941 }
942
943 rtx.rxbd[rxIdx].length = 0;
944
945 /* Set the wrap bit if this is the last element in the list */
Jon Loeliger89875e92006-10-10 17:03:43 -0500946 rtx.rxbd[rxIdx].status =
947 RXBD_EMPTY | (((rxIdx + 1) == PKTBUFSRX) ? RXBD_WRAP : 0);
wdenk42d1f032003-10-15 23:53:47 +0000948
949 rxIdx = (rxIdx + 1) % PKTBUFSRX;
950 }
951
Jon Loeliger89875e92006-10-10 17:03:43 -0500952 if (regs->ievent & IEVENT_BSY) {
wdenk42d1f032003-10-15 23:53:47 +0000953 regs->ievent = IEVENT_BSY;
954 regs->rstat = RSTAT_CLEAR_RHALT;
955 }
956
957 return -1;
958
959}
960
wdenk97d80fc2004-06-09 00:34:46 +0000961/* Stop the interface */
Jon Loeliger89875e92006-10-10 17:03:43 -0500962static void tsec_halt(struct eth_device *dev)
wdenk42d1f032003-10-15 23:53:47 +0000963{
wdenk97d80fc2004-06-09 00:34:46 +0000964 struct tsec_private *priv = (struct tsec_private *)dev->priv;
965 volatile tsec_t *regs = priv->regs;
wdenk42d1f032003-10-15 23:53:47 +0000966
967 regs->dmactrl &= ~(DMACTRL_GRS | DMACTRL_GTS);
968 regs->dmactrl |= (DMACTRL_GRS | DMACTRL_GTS);
969
Jon Loeliger89875e92006-10-10 17:03:43 -0500970 while (!(regs->ievent & (IEVENT_GRSC | IEVENT_GTSC))) ;
wdenk42d1f032003-10-15 23:53:47 +0000971
972 regs->maccfg1 &= ~(MACCFG1_TX_EN | MACCFG1_RX_EN);
973
wdenk97d80fc2004-06-09 00:34:46 +0000974 /* Shut down the PHY, as needed */
Ben Warren4653f912006-10-26 14:38:25 -0400975 if(priv->phyinfo)
976 phy_run_commands(priv, priv->phyinfo->shutdown);
wdenk42d1f032003-10-15 23:53:47 +0000977}
wdenk7abf0c52004-04-18 21:45:42 +0000978
Andy Flemingc7e717e2007-08-03 04:05:25 -0500979struct phy_info phy_info_M88E1149S = {
Wolfgang Denk5728be32007-08-06 01:01:49 +0200980 0x1410ca,
981 "Marvell 88E1149S",
982 4,
983 (struct phy_cmd[]){ /* config */
984 /* Reset and configure the PHY */
985 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
986 {0x1d, 0x1f, NULL},
987 {0x1e, 0x200c, NULL},
988 {0x1d, 0x5, NULL},
989 {0x1e, 0x0, NULL},
990 {0x1e, 0x100, NULL},
991 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
992 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
993 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
994 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
995 {miim_end,}
996 },
997 (struct phy_cmd[]){ /* startup */
998 /* Status is read once to clear old link state */
999 {MIIM_STATUS, miim_read, NULL},
1000 /* Auto-negotiate */
1001 {MIIM_STATUS, miim_read, &mii_parse_sr},
1002 /* Read the status */
1003 {MIIM_88E1011_PHY_STATUS, miim_read,
1004 &mii_parse_88E1011_psr},
1005 {miim_end,}
1006 },
1007 (struct phy_cmd[]){ /* shutdown */
1008 {miim_end,}
1009 },
Andy Flemingc7e717e2007-08-03 04:05:25 -05001010};
1011
Paul Gortmaker91e25762007-01-16 11:38:14 -05001012/* The 5411 id is 0x206070, the 5421 is 0x2060e0 */
1013struct phy_info phy_info_BCM5461S = {
1014 0x02060c1, /* 5461 ID */
1015 "Broadcom BCM5461S",
1016 0, /* not clear to me what minor revisions we can shift away */
1017 (struct phy_cmd[]) { /* config */
1018 /* Reset and configure the PHY */
1019 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1020 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1021 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1022 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1023 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1024 {miim_end,}
1025 },
1026 (struct phy_cmd[]) { /* startup */
1027 /* Status is read once to clear old link state */
1028 {MIIM_STATUS, miim_read, NULL},
1029 /* Auto-negotiate */
1030 {MIIM_STATUS, miim_read, &mii_parse_sr},
1031 /* Read the status */
1032 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1033 {miim_end,}
1034 },
1035 (struct phy_cmd[]) { /* shutdown */
1036 {miim_end,}
1037 },
1038};
1039
Joe Hammanc3243cf2007-04-30 16:47:28 -05001040struct phy_info phy_info_BCM5464S = {
1041 0x02060b1, /* 5464 ID */
1042 "Broadcom BCM5464S",
1043 0, /* not clear to me what minor revisions we can shift away */
1044 (struct phy_cmd[]) { /* config */
1045 /* Reset and configure the PHY */
1046 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1047 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1048 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1049 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1050 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1051 {miim_end,}
1052 },
1053 (struct phy_cmd[]) { /* startup */
1054 /* Status is read once to clear old link state */
1055 {MIIM_STATUS, miim_read, NULL},
1056 /* Auto-negotiate */
1057 {MIIM_STATUS, miim_read, &mii_parse_sr},
1058 /* Read the status */
1059 {MIIM_BCM54xx_AUXSTATUS, miim_read, &mii_parse_BCM54xx_sr},
1060 {miim_end,}
1061 },
1062 (struct phy_cmd[]) { /* shutdown */
1063 {miim_end,}
1064 },
1065};
1066
wdenk97d80fc2004-06-09 00:34:46 +00001067struct phy_info phy_info_M88E1011S = {
1068 0x01410c6,
1069 "Marvell 88E1011S",
1070 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001071 (struct phy_cmd[]){ /* config */
1072 /* Reset and configure the PHY */
1073 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1074 {0x1d, 0x1f, NULL},
1075 {0x1e, 0x200c, NULL},
1076 {0x1d, 0x5, NULL},
1077 {0x1e, 0x0, NULL},
1078 {0x1e, 0x100, NULL},
1079 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1080 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1081 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1082 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1083 {miim_end,}
1084 },
1085 (struct phy_cmd[]){ /* startup */
1086 /* Status is read once to clear old link state */
1087 {MIIM_STATUS, miim_read, NULL},
1088 /* Auto-negotiate */
1089 {MIIM_STATUS, miim_read, &mii_parse_sr},
1090 /* Read the status */
1091 {MIIM_88E1011_PHY_STATUS, miim_read,
1092 &mii_parse_88E1011_psr},
1093 {miim_end,}
1094 },
1095 (struct phy_cmd[]){ /* shutdown */
1096 {miim_end,}
1097 },
wdenk97d80fc2004-06-09 00:34:46 +00001098};
1099
wdenk9d46ea42005-03-14 23:56:42 +00001100struct phy_info phy_info_M88E1111S = {
1101 0x01410cc,
1102 "Marvell 88E1111S",
1103 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001104 (struct phy_cmd[]){ /* config */
1105 /* Reset and configure the PHY */
1106 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
Dave Liu19580e62007-09-18 12:37:57 +08001107 {0x1b, 0x848f, &mii_m88e1111s_setmode},
Nick Spencef484dc72006-09-07 07:39:46 -07001108 {0x14, 0x0cd2, NULL}, /* Delay RGMII TX and RX */
Jon Loeliger89875e92006-10-10 17:03:43 -05001109 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1110 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1111 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1112 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1113 {miim_end,}
1114 },
1115 (struct phy_cmd[]){ /* startup */
1116 /* Status is read once to clear old link state */
1117 {MIIM_STATUS, miim_read, NULL},
1118 /* Auto-negotiate */
1119 {MIIM_STATUS, miim_read, &mii_parse_sr},
1120 /* Read the status */
1121 {MIIM_88E1011_PHY_STATUS, miim_read,
1122 &mii_parse_88E1011_psr},
1123 {miim_end,}
1124 },
1125 (struct phy_cmd[]){ /* shutdown */
1126 {miim_end,}
1127 },
wdenk9d46ea42005-03-14 23:56:42 +00001128};
1129
Andy Fleming09f3e092006-09-13 10:34:18 -05001130static unsigned int m88e1145_setmode(uint mii_reg, struct tsec_private *priv)
1131{
Andy Fleming09f3e092006-09-13 10:34:18 -05001132 uint mii_data = read_phy_reg(priv, mii_reg);
1133
Andy Fleming09f3e092006-09-13 10:34:18 -05001134 /* Setting MIIM_88E1145_PHY_EXT_CR */
1135 if (priv->flags & TSEC_REDUCED)
1136 return mii_data |
Jon Loeliger89875e92006-10-10 17:03:43 -05001137 MIIM_M88E1145_RGMII_RX_DELAY | MIIM_M88E1145_RGMII_TX_DELAY;
Andy Fleming09f3e092006-09-13 10:34:18 -05001138 else
1139 return mii_data;
1140}
1141
1142static struct phy_info phy_info_M88E1145 = {
1143 0x01410cd,
1144 "Marvell 88E1145",
1145 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001146 (struct phy_cmd[]){ /* config */
Andy Fleming7507d562007-05-08 17:23:02 -05001147 /* Reset the PHY */
1148 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1149
Jon Loeliger89875e92006-10-10 17:03:43 -05001150 /* Errata E0, E1 */
1151 {29, 0x001b, NULL},
1152 {30, 0x418f, NULL},
1153 {29, 0x0016, NULL},
1154 {30, 0xa2da, NULL},
Andy Fleming09f3e092006-09-13 10:34:18 -05001155
Andy Fleming7507d562007-05-08 17:23:02 -05001156 /* Configure the PHY */
Jon Loeliger89875e92006-10-10 17:03:43 -05001157 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1158 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1159 {MIIM_88E1011_PHY_SCR, MIIM_88E1011_PHY_MDI_X_AUTO,
1160 NULL},
1161 {MIIM_88E1145_PHY_EXT_CR, 0, &m88e1145_setmode},
1162 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1163 {MIIM_CONTROL, MIIM_CONTROL_INIT, NULL},
1164 {miim_end,}
1165 },
1166 (struct phy_cmd[]){ /* startup */
1167 /* Status is read once to clear old link state */
1168 {MIIM_STATUS, miim_read, NULL},
1169 /* Auto-negotiate */
1170 {MIIM_STATUS, miim_read, &mii_parse_sr},
1171 {MIIM_88E1111_PHY_LED_CONTROL,
1172 MIIM_88E1111_PHY_LED_DIRECT, NULL},
1173 /* Read the Status */
1174 {MIIM_88E1011_PHY_STATUS, miim_read,
1175 &mii_parse_88E1011_psr},
1176 {miim_end,}
1177 },
1178 (struct phy_cmd[]){ /* shutdown */
1179 {miim_end,}
1180 },
Andy Fleming09f3e092006-09-13 10:34:18 -05001181};
1182
wdenk97d80fc2004-06-09 00:34:46 +00001183struct phy_info phy_info_cis8204 = {
1184 0x3f11,
1185 "Cicada Cis8204",
1186 6,
Jon Loeliger89875e92006-10-10 17:03:43 -05001187 (struct phy_cmd[]){ /* config */
1188 /* Override PHY config settings */
1189 {MIIM_CIS8201_AUX_CONSTAT,
1190 MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1191 /* Configure some basic stuff */
1192 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1193 {MIIM_CIS8204_SLED_CON, MIIM_CIS8204_SLEDCON_INIT,
1194 &mii_cis8204_fixled},
1195 {MIIM_CIS8204_EPHY_CON, MIIM_CIS8204_EPHYCON_INIT,
1196 &mii_cis8204_setmode},
1197 {miim_end,}
1198 },
1199 (struct phy_cmd[]){ /* startup */
1200 /* Read the Status (2x to make sure link is right) */
1201 {MIIM_STATUS, miim_read, NULL},
1202 /* Auto-negotiate */
1203 {MIIM_STATUS, miim_read, &mii_parse_sr},
1204 /* Read the status */
1205 {MIIM_CIS8201_AUX_CONSTAT, miim_read,
1206 &mii_parse_cis8201},
1207 {miim_end,}
1208 },
1209 (struct phy_cmd[]){ /* shutdown */
1210 {miim_end,}
1211 },
wdenk97d80fc2004-06-09 00:34:46 +00001212};
1213
1214/* Cicada 8201 */
1215struct phy_info phy_info_cis8201 = {
1216 0xfc41,
1217 "CIS8201",
1218 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001219 (struct phy_cmd[]){ /* config */
1220 /* Override PHY config settings */
1221 {MIIM_CIS8201_AUX_CONSTAT,
1222 MIIM_CIS8201_AUXCONSTAT_INIT, NULL},
1223 /* Set up the interface mode */
1224 {MIIM_CIS8201_EXT_CON1, MIIM_CIS8201_EXTCON1_INIT,
1225 NULL},
1226 /* Configure some basic stuff */
1227 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1228 {miim_end,}
1229 },
1230 (struct phy_cmd[]){ /* startup */
1231 /* Read the Status (2x to make sure link is right) */
1232 {MIIM_STATUS, miim_read, NULL},
1233 /* Auto-negotiate */
1234 {MIIM_STATUS, miim_read, &mii_parse_sr},
1235 /* Read the status */
1236 {MIIM_CIS8201_AUX_CONSTAT, miim_read,
1237 &mii_parse_cis8201},
1238 {miim_end,}
1239 },
1240 (struct phy_cmd[]){ /* shutdown */
1241 {miim_end,}
1242 },
wdenk97d80fc2004-06-09 00:34:46 +00001243};
Jon Loeligerdebb7352006-04-26 17:58:56 -05001244struct phy_info phy_info_VSC8244 = {
Jon Loeliger89875e92006-10-10 17:03:43 -05001245 0x3f1b,
1246 "Vitesse VSC8244",
1247 6,
1248 (struct phy_cmd[]){ /* config */
1249 /* Override PHY config settings */
1250 /* Configure some basic stuff */
1251 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1252 {miim_end,}
1253 },
1254 (struct phy_cmd[]){ /* startup */
1255 /* Read the Status (2x to make sure link is right) */
1256 {MIIM_STATUS, miim_read, NULL},
1257 /* Auto-negotiate */
1258 {MIIM_STATUS, miim_read, &mii_parse_sr},
1259 /* Read the status */
1260 {MIIM_VSC8244_AUX_CONSTAT, miim_read,
1261 &mii_parse_vsc8244},
1262 {miim_end,}
1263 },
1264 (struct phy_cmd[]){ /* shutdown */
1265 {miim_end,}
1266 },
Jon Loeligerdebb7352006-04-26 17:58:56 -05001267};
wdenk97d80fc2004-06-09 00:34:46 +00001268
wdenk97d80fc2004-06-09 00:34:46 +00001269struct phy_info phy_info_dm9161 = {
1270 0x0181b88,
1271 "Davicom DM9161E",
1272 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001273 (struct phy_cmd[]){ /* config */
1274 {MIIM_CONTROL, MIIM_DM9161_CR_STOP, NULL},
1275 /* Do not bypass the scrambler/descrambler */
1276 {MIIM_DM9161_SCR, MIIM_DM9161_SCR_INIT, NULL},
1277 /* Clear 10BTCSR to default */
1278 {MIIM_DM9161_10BTCSR, MIIM_DM9161_10BTCSR_INIT,
1279 NULL},
1280 /* Configure some basic stuff */
1281 {MIIM_CONTROL, MIIM_CR_INIT, NULL},
1282 /* Restart Auto Negotiation */
1283 {MIIM_CONTROL, MIIM_DM9161_CR_RSTAN, NULL},
1284 {miim_end,}
1285 },
1286 (struct phy_cmd[]){ /* startup */
1287 /* Status is read once to clear old link state */
1288 {MIIM_STATUS, miim_read, NULL},
1289 /* Auto-negotiate */
1290 {MIIM_STATUS, miim_read, &mii_parse_sr},
1291 /* Read the status */
1292 {MIIM_DM9161_SCSR, miim_read,
1293 &mii_parse_dm9161_scsr},
1294 {miim_end,}
1295 },
1296 (struct phy_cmd[]){ /* shutdown */
1297 {miim_end,}
1298 },
wdenk97d80fc2004-06-09 00:34:46 +00001299};
David Updegraffaf1c2b82007-04-20 14:34:48 -05001300/* a generic flavor. */
1301struct phy_info phy_info_generic = {
1302 0,
1303 "Unknown/Generic PHY",
1304 32,
1305 (struct phy_cmd[]) { /* config */
1306 {PHY_BMCR, PHY_BMCR_RESET, NULL},
1307 {PHY_BMCR, PHY_BMCR_AUTON|PHY_BMCR_RST_NEG, NULL},
1308 {miim_end,}
1309 },
1310 (struct phy_cmd[]) { /* startup */
1311 {PHY_BMSR, miim_read, NULL},
1312 {PHY_BMSR, miim_read, &mii_parse_sr},
1313 {PHY_BMSR, miim_read, &mii_parse_link},
1314 {miim_end,}
1315 },
1316 (struct phy_cmd[]) { /* shutdown */
1317 {miim_end,}
1318 }
1319};
1320
wdenk97d80fc2004-06-09 00:34:46 +00001321
wdenk3dd7f0f2005-04-04 23:43:44 +00001322uint mii_parse_lxt971_sr2(uint mii_reg, struct tsec_private *priv)
1323{
wdenk3c2b3d42005-04-05 23:32:21 +00001324 unsigned int speed;
1325 if (priv->link) {
1326 speed = mii_reg & MIIM_LXT971_SR2_SPEED_MASK;
wdenk3dd7f0f2005-04-04 23:43:44 +00001327
wdenk3c2b3d42005-04-05 23:32:21 +00001328 switch (speed) {
1329 case MIIM_LXT971_SR2_10HDX:
1330 priv->speed = 10;
1331 priv->duplexity = 0;
1332 break;
1333 case MIIM_LXT971_SR2_10FDX:
1334 priv->speed = 10;
1335 priv->duplexity = 1;
1336 break;
1337 case MIIM_LXT971_SR2_100HDX:
1338 priv->speed = 100;
1339 priv->duplexity = 0;
urwithsughosh@gmail.comcd2d1602007-09-10 14:54:56 -04001340 break;
wdenk3c2b3d42005-04-05 23:32:21 +00001341 default:
1342 priv->speed = 100;
1343 priv->duplexity = 1;
wdenk3c2b3d42005-04-05 23:32:21 +00001344 }
1345 } else {
1346 priv->speed = 0;
1347 priv->duplexity = 0;
1348 }
wdenk3dd7f0f2005-04-04 23:43:44 +00001349
wdenk3c2b3d42005-04-05 23:32:21 +00001350 return 0;
wdenk3dd7f0f2005-04-04 23:43:44 +00001351}
1352
wdenk9d46ea42005-03-14 23:56:42 +00001353static struct phy_info phy_info_lxt971 = {
1354 0x0001378e,
1355 "LXT971",
1356 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001357 (struct phy_cmd[]){ /* config */
1358 {MIIM_CR, MIIM_CR_INIT, mii_cr_init}, /* autonegotiate */
1359 {miim_end,}
1360 },
1361 (struct phy_cmd[]){ /* startup - enable interrupts */
1362 /* { 0x12, 0x00f2, NULL }, */
1363 {MIIM_STATUS, miim_read, NULL},
1364 {MIIM_STATUS, miim_read, &mii_parse_sr},
1365 {MIIM_LXT971_SR2, miim_read, &mii_parse_lxt971_sr2},
1366 {miim_end,}
1367 },
1368 (struct phy_cmd[]){ /* shutdown - disable interrupts */
1369 {miim_end,}
1370 },
wdenk9d46ea42005-03-14 23:56:42 +00001371};
1372
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001373/* Parse the DP83865's link and auto-neg status register for speed and duplex
Jon Loeliger89875e92006-10-10 17:03:43 -05001374 * information
1375 */
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001376uint mii_parse_dp83865_lanr(uint mii_reg, struct tsec_private *priv)
1377{
1378 switch (mii_reg & MIIM_DP83865_SPD_MASK) {
1379
1380 case MIIM_DP83865_SPD_1000:
1381 priv->speed = 1000;
1382 break;
1383
1384 case MIIM_DP83865_SPD_100:
1385 priv->speed = 100;
1386 break;
1387
1388 default:
1389 priv->speed = 10;
1390 break;
1391
1392 }
1393
1394 if (mii_reg & MIIM_DP83865_DPX_FULL)
1395 priv->duplexity = 1;
1396 else
1397 priv->duplexity = 0;
1398
1399 return 0;
1400}
1401
1402struct phy_info phy_info_dp83865 = {
1403 0x20005c7,
1404 "NatSemi DP83865",
1405 4,
Jon Loeliger89875e92006-10-10 17:03:43 -05001406 (struct phy_cmd[]){ /* config */
1407 {MIIM_CONTROL, MIIM_DP83865_CR_INIT, NULL},
1408 {miim_end,}
1409 },
1410 (struct phy_cmd[]){ /* startup */
1411 /* Status is read once to clear old link state */
1412 {MIIM_STATUS, miim_read, NULL},
1413 /* Auto-negotiate */
1414 {MIIM_STATUS, miim_read, &mii_parse_sr},
1415 /* Read the link and auto-neg status */
1416 {MIIM_DP83865_LANR, miim_read,
1417 &mii_parse_dp83865_lanr},
1418 {miim_end,}
1419 },
1420 (struct phy_cmd[]){ /* shutdown */
1421 {miim_end,}
1422 },
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001423};
1424
Dave Liu18ee3202008-01-11 18:45:28 +08001425struct phy_info phy_info_rtl8211b = {
1426 0x001cc91,
1427 "RealTek RTL8211B",
1428 4,
1429 (struct phy_cmd[]){ /* config */
1430 /* Reset and configure the PHY */
1431 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1432 {MIIM_GBIT_CONTROL, MIIM_GBIT_CONTROL_INIT, NULL},
1433 {MIIM_ANAR, MIIM_ANAR_INIT, NULL},
1434 {MIIM_CONTROL, MIIM_CONTROL_RESET, NULL},
1435 {MIIM_CONTROL, MIIM_CONTROL_INIT, &mii_cr_init},
1436 {miim_end,}
1437 },
1438 (struct phy_cmd[]){ /* startup */
1439 /* Status is read once to clear old link state */
1440 {MIIM_STATUS, miim_read, NULL},
1441 /* Auto-negotiate */
1442 {MIIM_STATUS, miim_read, &mii_parse_sr},
1443 /* Read the status */
1444 {MIIM_RTL8211B_PHY_STATUS, miim_read, &mii_parse_RTL8211B_sr},
1445 {miim_end,}
1446 },
1447 (struct phy_cmd[]){ /* shutdown */
1448 {miim_end,}
1449 },
1450};
1451
wdenk97d80fc2004-06-09 00:34:46 +00001452struct phy_info *phy_info[] = {
wdenk97d80fc2004-06-09 00:34:46 +00001453 &phy_info_cis8204,
Timur Tabi2ad6b512006-10-31 18:44:42 -06001454 &phy_info_cis8201,
Paul Gortmaker91e25762007-01-16 11:38:14 -05001455 &phy_info_BCM5461S,
Joe Hammanc3243cf2007-04-30 16:47:28 -05001456 &phy_info_BCM5464S,
wdenk97d80fc2004-06-09 00:34:46 +00001457 &phy_info_M88E1011S,
wdenk9d46ea42005-03-14 23:56:42 +00001458 &phy_info_M88E1111S,
Andy Fleming09f3e092006-09-13 10:34:18 -05001459 &phy_info_M88E1145,
Wolfgang Denk5728be32007-08-06 01:01:49 +02001460 &phy_info_M88E1149S,
wdenk97d80fc2004-06-09 00:34:46 +00001461 &phy_info_dm9161,
wdenk9d46ea42005-03-14 23:56:42 +00001462 &phy_info_lxt971,
Jon Loeligerdebb7352006-04-26 17:58:56 -05001463 &phy_info_VSC8244,
Wolfgang Denkbe5048f2006-03-12 22:50:55 +01001464 &phy_info_dp83865,
Dave Liu18ee3202008-01-11 18:45:28 +08001465 &phy_info_rtl8211b,
David Updegraffaf1c2b82007-04-20 14:34:48 -05001466 &phy_info_generic,
wdenk97d80fc2004-06-09 00:34:46 +00001467 NULL
1468};
1469
wdenk97d80fc2004-06-09 00:34:46 +00001470/* Grab the identifier of the device's PHY, and search through
wdenk9d46ea42005-03-14 23:56:42 +00001471 * all of the known PHYs to see if one matches. If so, return
Jon Loeliger89875e92006-10-10 17:03:43 -05001472 * it, if not, return NULL
1473 */
1474struct phy_info *get_phy_info(struct eth_device *dev)
wdenk97d80fc2004-06-09 00:34:46 +00001475{
1476 struct tsec_private *priv = (struct tsec_private *)dev->priv;
1477 uint phy_reg, phy_ID;
1478 int i;
1479 struct phy_info *theInfo = NULL;
1480
1481 /* Grab the bits from PHYIR1, and put them in the upper half */
1482 phy_reg = read_phy_reg(priv, MIIM_PHYIR1);
1483 phy_ID = (phy_reg & 0xffff) << 16;
1484
1485 /* Grab the bits from PHYIR2, and put them in the lower half */
1486 phy_reg = read_phy_reg(priv, MIIM_PHYIR2);
1487 phy_ID |= (phy_reg & 0xffff);
1488
1489 /* loop through all the known PHY types, and find one that */
1490 /* matches the ID we read from the PHY. */
Jon Loeliger89875e92006-10-10 17:03:43 -05001491 for (i = 0; phy_info[i]; i++) {
Andy Fleming2a3cee42007-05-09 00:54:20 -05001492 if (phy_info[i]->id == (phy_ID >> phy_info[i]->shift)) {
wdenk97d80fc2004-06-09 00:34:46 +00001493 theInfo = phy_info[i];
Andy Fleming2a3cee42007-05-09 00:54:20 -05001494 break;
1495 }
wdenk97d80fc2004-06-09 00:34:46 +00001496 }
1497
Jon Loeliger89875e92006-10-10 17:03:43 -05001498 if (theInfo == NULL) {
wdenk97d80fc2004-06-09 00:34:46 +00001499 printf("%s: PHY id %x is not supported!\n", dev->name, phy_ID);
1500 return NULL;
1501 } else {
Stefan Roese5810dc32005-09-21 18:20:22 +02001502 debug("%s: PHY is %s (%x)\n", dev->name, theInfo->name, phy_ID);
wdenk97d80fc2004-06-09 00:34:46 +00001503 }
1504
1505 return theInfo;
1506}
1507
wdenk97d80fc2004-06-09 00:34:46 +00001508/* Execute the given series of commands on the given device's
Jon Loeliger89875e92006-10-10 17:03:43 -05001509 * PHY, running functions as necessary
1510 */
wdenk97d80fc2004-06-09 00:34:46 +00001511void phy_run_commands(struct tsec_private *priv, struct phy_cmd *cmd)
1512{
1513 int i;
1514 uint result;
1515 volatile tsec_t *phyregs = priv->phyregs;
1516
1517 phyregs->miimcfg = MIIMCFG_RESET;
1518
1519 phyregs->miimcfg = MIIMCFG_INIT_VALUE;
1520
Jon Loeliger89875e92006-10-10 17:03:43 -05001521 while (phyregs->miimind & MIIMIND_BUSY) ;
wdenk97d80fc2004-06-09 00:34:46 +00001522
Jon Loeliger89875e92006-10-10 17:03:43 -05001523 for (i = 0; cmd->mii_reg != miim_end; i++) {
1524 if (cmd->mii_data == miim_read) {
wdenk97d80fc2004-06-09 00:34:46 +00001525 result = read_phy_reg(priv, cmd->mii_reg);
1526
Jon Loeliger89875e92006-10-10 17:03:43 -05001527 if (cmd->funct != NULL)
1528 (*(cmd->funct)) (result, priv);
wdenk97d80fc2004-06-09 00:34:46 +00001529
1530 } else {
Jon Loeliger89875e92006-10-10 17:03:43 -05001531 if (cmd->funct != NULL)
1532 result = (*(cmd->funct)) (cmd->mii_reg, priv);
wdenk97d80fc2004-06-09 00:34:46 +00001533 else
1534 result = cmd->mii_data;
1535
1536 write_phy_reg(priv, cmd->mii_reg, result);
1537
1538 }
1539 cmd++;
1540 }
1541}
1542
wdenk97d80fc2004-06-09 00:34:46 +00001543/* Relocate the function pointers in the phy cmd lists */
1544static void relocate_cmds(void)
1545{
1546 struct phy_cmd **cmdlistptr;
1547 struct phy_cmd *cmd;
Jon Loeliger89875e92006-10-10 17:03:43 -05001548 int i, j, k;
wdenk97d80fc2004-06-09 00:34:46 +00001549
Jon Loeliger89875e92006-10-10 17:03:43 -05001550 for (i = 0; phy_info[i]; i++) {
wdenk97d80fc2004-06-09 00:34:46 +00001551 /* First thing's first: relocate the pointers to the
1552 * PHY command structures (the structs were done) */
Jon Loeliger89875e92006-10-10 17:03:43 -05001553 phy_info[i] = (struct phy_info *)((uint) phy_info[i]
1554 + gd->reloc_off);
wdenk97d80fc2004-06-09 00:34:46 +00001555 phy_info[i]->name += gd->reloc_off;
1556 phy_info[i]->config =
Jon Loeliger89875e92006-10-10 17:03:43 -05001557 (struct phy_cmd *)((uint) phy_info[i]->config
1558 + gd->reloc_off);
wdenk97d80fc2004-06-09 00:34:46 +00001559 phy_info[i]->startup =
Jon Loeliger89875e92006-10-10 17:03:43 -05001560 (struct phy_cmd *)((uint) phy_info[i]->startup
1561 + gd->reloc_off);
wdenk97d80fc2004-06-09 00:34:46 +00001562 phy_info[i]->shutdown =
Jon Loeliger89875e92006-10-10 17:03:43 -05001563 (struct phy_cmd *)((uint) phy_info[i]->shutdown
1564 + gd->reloc_off);
wdenk97d80fc2004-06-09 00:34:46 +00001565
1566 cmdlistptr = &phy_info[i]->config;
Jon Loeliger89875e92006-10-10 17:03:43 -05001567 j = 0;
1568 for (; cmdlistptr <= &phy_info[i]->shutdown; cmdlistptr++) {
1569 k = 0;
1570 for (cmd = *cmdlistptr;
1571 cmd->mii_reg != miim_end;
1572 cmd++) {
wdenk97d80fc2004-06-09 00:34:46 +00001573 /* Only relocate non-NULL pointers */
Jon Loeliger89875e92006-10-10 17:03:43 -05001574 if (cmd->funct)
wdenk97d80fc2004-06-09 00:34:46 +00001575 cmd->funct += gd->reloc_off;
1576
1577 k++;
1578 }
1579 j++;
1580 }
1581 }
1582
1583 relocated = 1;
1584}
1585
Jon Loeligercb51c0b2007-07-09 17:39:42 -05001586#if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) \
Marian Balakowicz63ff0042005-10-28 22:30:33 +02001587 && !defined(BITBANGMII)
wdenk97d80fc2004-06-09 00:34:46 +00001588
wdenk7abf0c52004-04-18 21:45:42 +00001589/*
1590 * Read a MII PHY register.
1591 *
1592 * Returns:
wdenk97d80fc2004-06-09 00:34:46 +00001593 * 0 on success
wdenk7abf0c52004-04-18 21:45:42 +00001594 */
Marian Balakowicz63ff0042005-10-28 22:30:33 +02001595static int tsec_miiphy_read(char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -05001596 unsigned char reg, unsigned short *value)
wdenk7abf0c52004-04-18 21:45:42 +00001597{
wdenk97d80fc2004-06-09 00:34:46 +00001598 unsigned short ret;
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +00001599 struct tsec_private *priv = privlist[0];
wdenk7abf0c52004-04-18 21:45:42 +00001600
Jon Loeliger89875e92006-10-10 17:03:43 -05001601 if (NULL == priv) {
wdenk97d80fc2004-06-09 00:34:46 +00001602 printf("Can't read PHY at address %d\n", addr);
1603 return -1;
1604 }
1605
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +00001606 ret = (unsigned short)read_any_phy_reg(priv, addr, reg);
wdenk97d80fc2004-06-09 00:34:46 +00001607 *value = ret;
wdenk7abf0c52004-04-18 21:45:42 +00001608
1609 return 0;
1610}
1611
1612/*
1613 * Write a MII PHY register.
1614 *
1615 * Returns:
wdenk97d80fc2004-06-09 00:34:46 +00001616 * 0 on success
wdenk7abf0c52004-04-18 21:45:42 +00001617 */
Marian Balakowicz63ff0042005-10-28 22:30:33 +02001618static int tsec_miiphy_write(char *devname, unsigned char addr,
Jon Loeliger89875e92006-10-10 17:03:43 -05001619 unsigned char reg, unsigned short value)
wdenk7abf0c52004-04-18 21:45:42 +00001620{
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +00001621 struct tsec_private *priv = privlist[0];
wdenk7abf0c52004-04-18 21:45:42 +00001622
Jon Loeliger89875e92006-10-10 17:03:43 -05001623 if (NULL == priv) {
wdenk97d80fc2004-06-09 00:34:46 +00001624 printf("Can't write PHY at address %d\n", addr);
1625 return -1;
1626 }
1627
michael.firth@bt.com55fe7c52008-01-16 11:40:51 +00001628 write_any_phy_reg(priv, addr, reg, value);
wdenk7abf0c52004-04-18 21:45:42 +00001629
1630 return 0;
1631}
wdenk97d80fc2004-06-09 00:34:46 +00001632
Jon Loeligercb51c0b2007-07-09 17:39:42 -05001633#endif
wdenk97d80fc2004-06-09 00:34:46 +00001634
David Updegraff53a5c422007-06-11 10:41:07 -05001635#ifdef CONFIG_MCAST_TFTP
1636
1637/* CREDITS: linux gianfar driver, slightly adjusted... thanx. */
1638
1639/* Set the appropriate hash bit for the given addr */
1640
1641/* The algorithm works like so:
1642 * 1) Take the Destination Address (ie the multicast address), and
1643 * do a CRC on it (little endian), and reverse the bits of the
1644 * result.
1645 * 2) Use the 8 most significant bits as a hash into a 256-entry
1646 * table. The table is controlled through 8 32-bit registers:
1647 * gaddr0-7. gaddr0's MSB is entry 0, and gaddr7's LSB is
1648 * gaddr7. This means that the 3 most significant bits in the
1649 * hash index which gaddr register to use, and the 5 other bits
1650 * indicate which bit (assuming an IBM numbering scheme, which
1651 * for PowerPC (tm) is usually the case) in the tregister holds
1652 * the entry. */
1653static int
1654tsec_mcast_addr (struct eth_device *dev, u8 mcast_mac, u8 set)
1655{
1656 struct tsec_private *priv = privlist[1];
1657 volatile tsec_t *regs = priv->regs;
1658 volatile u32 *reg_array, value;
1659 u8 result, whichbit, whichreg;
1660
1661 result = (u8)((ether_crc(MAC_ADDR_LEN,mcast_mac) >> 24) & 0xff);
1662 whichbit = result & 0x1f; /* the 5 LSB = which bit to set */
1663 whichreg = result >> 5; /* the 3 MSB = which reg to set it in */
1664 value = (1 << (31-whichbit));
1665
1666 reg_array = &(regs->hash.gaddr0);
1667
1668 if (set) {
1669 reg_array[whichreg] |= value;
1670 } else {
1671 reg_array[whichreg] &= ~value;
1672 }
1673 return 0;
1674}
1675#endif /* Multicast TFTP ? */
1676
wdenk42d1f032003-10-15 23:53:47 +00001677#endif /* CONFIG_TSEC_ENET */