blob: 43c5ca39d47fcd41df599fef5d2322f56900e351 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek38b343d2012-09-13 20:23:35 +00002/*
3 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
4 * Copyright (C) 2012 Xilinx, Inc. All rights reserved.
Michal Simek38b343d2012-09-13 20:23:35 +00005 */
6#include <common.h>
Simon Glass9edefc22019-11-14 12:57:37 -07007#include <cpu_func.h>
Michal Simek4aba5fb2018-01-17 10:56:22 -03008#include <zynqpl.h>
Simon Glass90526e92020-05-10 11:39:56 -06009#include <asm/cache.h>
Michal Simek00ed3452013-02-04 12:42:25 +010010#include <asm/io.h>
Soren Brinkmann6c3e61d2013-11-21 13:38:54 -080011#include <asm/arch/clk.h>
Michal Simek00ed3452013-02-04 12:42:25 +010012#include <asm/arch/hardware.h>
Michal Simek4aba5fb2018-01-17 10:56:22 -030013#include <asm/arch/ps7_init_gpl.h>
14#include <asm/arch/sys_proto.h>
Michal Simek38b343d2012-09-13 20:23:35 +000015
Siva Durga Prasad Paladugu96a28592013-11-29 19:01:25 +053016#define ZYNQ_SILICON_VER_MASK 0xF0000000
17#define ZYNQ_SILICON_VER_SHIFT 28
18
Michal Simek4aba5fb2018-01-17 10:56:22 -030019#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
20 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
21xilinx_desc fpga = {
22 .family = xilinx_zynq,
23 .iface = devcfg,
24 .operations = &zynq_op,
25};
26#endif
27
28static const struct {
29 u8 idcode;
30#if defined(CONFIG_FPGA)
31 u32 fpga_size;
32#endif
33 char *devicename;
34} zynq_fpga_descs[] = {
35 ZYNQ_DESC(7Z007S),
36 ZYNQ_DESC(7Z010),
37 ZYNQ_DESC(7Z012S),
38 ZYNQ_DESC(7Z014S),
39 ZYNQ_DESC(7Z015),
40 ZYNQ_DESC(7Z020),
41 ZYNQ_DESC(7Z030),
42 ZYNQ_DESC(7Z035),
43 ZYNQ_DESC(7Z045),
44 ZYNQ_DESC(7Z100),
45 { /* Sentinel */ },
46};
47
Michal Simek262f08d2013-08-22 14:52:02 +020048int arch_cpu_init(void)
49{
Michal Simek00ed3452013-02-04 12:42:25 +010050 zynq_slcr_unlock();
Michal Simekd7e269c2014-01-14 14:21:52 +010051#ifndef CONFIG_SPL_BUILD
Michal Simek00ed3452013-02-04 12:42:25 +010052 /* Device config APB, unlock the PCAP */
53 writel(0x757BDF0D, &devcfg_base->unlock);
54 writel(0xFFFFFFFF, &devcfg_base->rom_shadow);
55
Michal Simekc1824ea2013-08-28 08:26:41 +020056#if (CONFIG_SYS_SDRAM_BASE == 0)
57 /* remap DDR to zero, FILTERSTART */
58 writel(0, &scu_base->filter_start);
59
Michal Simek00ed3452013-02-04 12:42:25 +010060 /* OCM_CFG, Mask out the ROM, map ram into upper addresses */
61 writel(0x1F, &slcr_base->ocm_cfg);
62 /* FPGA_RST_CTRL, clear resets on AXI fabric ports */
63 writel(0x0, &slcr_base->fpga_rst_ctrl);
Michal Simek00ed3452013-02-04 12:42:25 +010064 /* Set urgent bits with register */
65 writel(0x0, &slcr_base->ddr_urgent_sel);
66 /* Urgent write, ports S2/S3 */
67 writel(0xC, &slcr_base->ddr_urgent);
Michal Simekc1824ea2013-08-28 08:26:41 +020068#endif
Michal Simekd7e269c2014-01-14 14:21:52 +010069#endif
Michal Simek00ed3452013-02-04 12:42:25 +010070 zynq_slcr_lock();
Michal Simek262f08d2013-08-22 14:52:02 +020071
72 return 0;
Michal Simek00ed3452013-02-04 12:42:25 +010073}
Michal Simek38b343d2012-09-13 20:23:35 +000074
Siva Durga Prasad Paladugu96a28592013-11-29 19:01:25 +053075unsigned int zynq_get_silicon_version(void)
76{
Masahiro Yamada63a75782016-09-06 22:17:38 +090077 return (readl(&devcfg_base->mctrl) & ZYNQ_SILICON_VER_MASK)
78 >> ZYNQ_SILICON_VER_SHIFT;
Siva Durga Prasad Paladugu96a28592013-11-29 19:01:25 +053079}
80
Michal Simek38b343d2012-09-13 20:23:35 +000081void reset_cpu(ulong addr)
82{
Michal Simek59c651f2013-02-04 12:38:59 +010083 zynq_slcr_cpu_reset();
Michal Simek38b343d2012-09-13 20:23:35 +000084 while (1)
85 ;
86}
Michal Simek673ba272014-01-03 09:32:35 +010087
Trevor Woerner10015022019-05-03 09:41:00 -040088#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF)
Michal Simek673ba272014-01-03 09:32:35 +010089void enable_caches(void)
90{
91 /* Enable D-cache. I-cache is already enabled in start.S */
92 dcache_enable();
93}
94#endif
Michal Simek4aba5fb2018-01-17 10:56:22 -030095
96static int __maybe_unused cpu_desc_id(void)
97{
98 u32 idcode;
99 u8 i;
100
101 idcode = zynq_slcr_get_idcode();
102 for (i = 0; zynq_fpga_descs[i].idcode; i++) {
103 if (zynq_fpga_descs[i].idcode == idcode)
104 return i;
105 }
106
107 return -ENODEV;
108}
109
110#if defined(CONFIG_ARCH_EARLY_INIT_R)
111int arch_early_init_r(void)
112{
113#if (defined(CONFIG_FPGA) && !defined(CONFIG_SPL_BUILD)) || \
114 (defined(CONFIG_SPL_FPGA_SUPPORT) && defined(CONFIG_SPL_BUILD))
115 int cpu_id = cpu_desc_id();
116
117 if (cpu_id < 0)
118 return 0;
119
120 fpga.size = zynq_fpga_descs[cpu_id].fpga_size;
121 fpga.name = zynq_fpga_descs[cpu_id].devicename;
122 fpga_init();
123 fpga_add(fpga_xilinx, &fpga);
124#endif
125 return 0;
126}
127#endif
Michal Simek0b4b82a2018-02-28 09:50:07 +0100128
129#ifdef CONFIG_DISPLAY_CPUINFO
130int print_cpuinfo(void)
131{
132 u32 version;
133 int cpu_id = cpu_desc_id();
134
135 if (cpu_id < 0)
136 return 0;
137
138 version = zynq_get_silicon_version() << 1;
139 if (version > (PCW_SILICON_VERSION_3 << 1))
140 version += 1;
141
142 printf("CPU: Zynq %s\n", zynq_fpga_descs[cpu_id].devicename);
143 printf("Silicon: v%d.%d\n", version >> 1, version & 1);
144 return 0;
145}
146#endif