blob: 89742dfedb8148b5a34c5e004cce22d04beecdc2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00002/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00004 */
5
6#include <common.h>
Simon Glass52559322019-11-14 12:57:46 -07007#include <init.h>
Simon Glass90526e92020-05-10 11:39:56 -06008#include <net.h>
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +00009#include <asm/processor.h>
10#include <asm/mmu.h>
11#include <asm/cache.h>
12#include <asm/immap_85xx.h>
13#include <asm/io.h>
Simon Glass7b51b572019-08-01 09:46:52 -060014#include <env.h>
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000015#include <miiphy.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090016#include <linux/libfdt.h>
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000017#include <fdt_support.h>
18#include <fsl_mdio.h>
19#include <tsec.h>
20#include <mmc.h>
21#include <netdev.h>
York Sun0b665132013-10-22 12:39:02 -070022#include <fsl_ifc.h>
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000023#include <hwconfig.h>
24#include <i2c.h>
York Sun5614e712013-09-30 09:22:09 -070025#include <fsl_ddr_sdram.h>
Ashish Kumar42a9e2f2014-10-06 18:24:56 +053026#include <jffs2/load_kernel.h>
27#include <mtd_node.h>
28#include <flash.h>
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000029
30#ifdef CONFIG_PCI
31#include <pci.h>
32#include <asm/fsl_pci.h>
33#endif
34
35#include "../common/qixis.h"
36DECLARE_GLOBAL_DATA_PTR;
37
38
39int board_early_init_f(void)
40{
Jaiprakash Singh39b0bbb2015-03-20 19:28:27 -070041 struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000042
Jaiprakash Singh39b0bbb2015-03-20 19:28:27 -070043 setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +000044
45 return 0;
46}
47
48void board_config_serdes_mux(void)
49{
50 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
51 u32 pordevsr = in_be32(&gur->pordevsr);
52 u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
53 MPC85xx_PORDEVSR_IO_SEL_SHIFT;
54
55 switch (srds_cfg) {
56 /* PEX(1) PEX(2) CPRI 2 CPRI 1 */
57 case 1:
58 case 2:
59 case 3:
60 case 4:
61 case 5:
62 case 22:
63 case 23:
64 case 24:
65 case 25:
66 case 26:
67 QIXIS_WRITE_I2C(brdcfg[4], 0x03);
68 break;
69
70 /* PEX(1) PEX(2) SGMII1 CPRI 1 */
71 case 6:
72 case 7:
73 case 8:
74 case 9:
75 case 10:
76 case 27:
77 case 28:
78 case 29:
79 case 30:
80 case 31:
81 QIXIS_WRITE_I2C(brdcfg[4], 0x01);
82 break;
83
84 /* PEX(1) PEX(2) SGMII1 SGMII2 */
85 case 11:
86 case 32:
87 QIXIS_WRITE_I2C(brdcfg[4], 0x00);
88 break;
89
90 /* PEX(1) SGMII2 CPRI 2 CPRI 1 */
91 case 12:
92 case 13:
93 case 14:
94 case 15:
95 case 16:
96 case 33:
97 case 34:
98 case 35:
99 case 36:
100 case 37:
101 QIXIS_WRITE_I2C(brdcfg[4], 0x07);
102 break;
103
104 /* PEX(1) SGMII2 SGMII1 CPRI 1 */
105 case 17:
106 case 18:
107 case 19:
108 case 20:
109 case 21:
110 case 38:
111 case 39:
112 case 40:
113 case 41:
114 case 42:
115 QIXIS_WRITE_I2C(brdcfg[4], 0x05);
116 break;
117
118 /* SGMII1 SGMII2 CPRI 2 CPRI 1 */
119 case 43:
120 case 44:
121 case 45:
122 case 46:
123 case 47:
124 QIXIS_WRITE_I2C(brdcfg[4], 0x0F);
125 break;
126
127
128 default:
129 break;
130 }
131}
132
Priyanka Jainf9d379a2013-07-02 09:22:23 +0530133/* Configure DSP DDR controller */
134void dsp_ddr_configure(void)
135{
136 /*
137 *There are separate DDR-controllers for DSP and PowerPC side DDR.
138 *copy the ddr controller settings from PowerPC side DDR controller
139 *to the DSP DDR controller as connected DDR memories are similar.
140 */
York Sun9a17eb52013-11-18 10:29:32 -0800141 struct ccsr_ddr __iomem *pa_ddr =
142 (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DDR_ADDR;
143 struct ccsr_ddr temp_ddr;
144 struct ccsr_ddr __iomem *dsp_ddr =
145 (struct ccsr_ddr __iomem *)CONFIG_SYS_FSL_DSP_CCSR_DDR_ADDR;
Priyanka Jainf9d379a2013-07-02 09:22:23 +0530146
York Sun9a17eb52013-11-18 10:29:32 -0800147 memcpy(&temp_ddr, pa_ddr, sizeof(struct ccsr_ddr));
Priyanka Jainf9d379a2013-07-02 09:22:23 +0530148 temp_ddr.cs0_bnds = CONFIG_SYS_DDR1_CS0_BNDS;
149 temp_ddr.sdram_cfg &= ~SDRAM_CFG_MEM_EN;
York Sun9a17eb52013-11-18 10:29:32 -0800150 memcpy(dsp_ddr, &temp_ddr, sizeof(struct ccsr_ddr));
Priyanka Jainf9d379a2013-07-02 09:22:23 +0530151 dsp_ddr->sdram_cfg |= SDRAM_CFG_MEM_EN;
152}
153
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000154int board_early_init_r(void)
155{
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900156#ifdef CONFIG_MTD_NOR_FLASH
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000157 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun9d045682014-06-24 21:16:20 -0700158 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000159
160 /*
161 * Remap Boot flash region to caching-inhibited
162 * so that flash can be erased properly.
163 */
164
165 /* Flush d-cache and invalidate i-cache of any FLASH data */
166 flush_dcache();
167 invalidate_icache();
168
York Sun9d045682014-06-24 21:16:20 -0700169 if (flash_esel == -1) {
170 /* very unlikely unless something is messed up */
171 puts("Error: Could not find TLB for FLASH BASE\n");
172 flash_esel = 2; /* give our best effort to continue */
173 } else {
174 /* invalidate existing TLB entry for flash */
175 disable_tlb(flash_esel);
176 }
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000177
178 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
179 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
180 0, flash_esel, BOOKE_PAGESZ_64M, 1);
181
182 set_tlb(1, flashbase + 0x4000000,
183 CONFIG_SYS_FLASH_BASE_PHYS + 0x4000000,
184 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
185 0, flash_esel+1, BOOKE_PAGESZ_64M, 1);
186#endif
187 board_config_serdes_mux();
Priyanka Jainf9d379a2013-07-02 09:22:23 +0530188 dsp_ddr_configure();
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000189 return 0;
190}
191
192#ifdef CONFIG_PCI
193void pci_init_board(void)
194{
195 fsl_pcie_init_board(0);
196}
197#endif /* ifdef CONFIG_PCI */
198
199int checkboard(void)
200{
201 struct cpu_type *cpu;
202 u8 sw;
203
Simon Glass67ac13b2012-12-13 20:48:48 +0000204 cpu = gd->arch.cpu;
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000205 printf("Board: %sQDS\n", cpu->name);
206
207 printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x,\n",
208 QIXIS_READ(id), QIXIS_READ(arch), QIXIS_READ(scver));
209
210 sw = QIXIS_READ(brdcfg[0]);
211 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
212
213 printf("IFC chip select:");
214 switch (sw) {
215 case 0:
216 printf("NOR\n");
217 break;
218 case 2:
219 printf("Promjet\n");
220 break;
221 case 4:
222 printf("NAND\n");
223 break;
224 default:
225 printf("Invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
226 break;
227 }
228
229 return 0;
230}
231
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000232int board_eth_init(bd_t *bis)
233{
Bin Meng89c97842016-01-11 22:41:12 -0800234#ifdef CONFIG_TSEC_ENET
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000235 struct fsl_pq_mdio_info mdio_info;
236 struct tsec_info_struct tsec_info[4];
237 int num = 0;
238
239#ifdef CONFIG_TSEC1
240 SET_STD_TSEC_INFO(tsec_info[num], 1);
241 num++;
242
243#endif
244
245#ifdef CONFIG_TSEC2
246 SET_STD_TSEC_INFO(tsec_info[num], 2);
247 num++;
248#endif
249
250 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
251 mdio_info.name = DEFAULT_MII_NAME;
252
253 fsl_pq_mdio_init(bis, &mdio_info);
254 tsec_eth_init(bis, tsec_info, num);
Bin Meng89c97842016-01-11 22:41:12 -0800255#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000256
257 #ifdef CONFIG_PCI
258 pci_eth_init(bis);
259 #endif
260
261 return 0;
262}
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000263
264#define USBMUX_SEL_MASK 0xc0
265#define USBMUX_SEL_UART2 0xc0
266#define USBMUX_SEL_USB 0x40
267#define SPIMUX_SEL_UART3 0x80
268#define GPS_MUX_SEL_GPS 0x40
269
270#define TSEC_1588_CLKIN_MASK 0x03
271#define CON_XCVR_REF_CLK 0x00
272
273int misc_init_r(void)
274{
275 u8 val;
276 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
277 u32 porbmsr = in_be32(&gur->porbmsr);
Andy Fleming8bd00c92013-06-20 14:54:33 -0500278 u32 romloc = (porbmsr >> MPC85xx_PORBMSR_ROMLOC_SHIFT) & 0xf;
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000279
280 /*Configure 1588 clock-in source from RF Card*/
281 val = QIXIS_READ_I2C(brdcfg[5]);
282 QIXIS_WRITE_I2C(brdcfg[5],
283 (val & ~(TSEC_1588_CLKIN_MASK)) | CON_XCVR_REF_CLK);
284
285 if (hwconfig("uart2") && hwconfig("usb1")) {
286 printf("UART2 and USB cannot work together on the board\n");
287 printf("Remove one from hwconfig and reset\n");
288 } else {
289 if (hwconfig("uart2")) {
290 val = QIXIS_READ_I2C(brdcfg[5]);
291 QIXIS_WRITE_I2C(brdcfg[5],
292 (val & ~(USBMUX_SEL_MASK)) | USBMUX_SEL_UART2);
293 clrbits_be32(&gur->pmuxcr3,
294 MPC85xx_PMUXCR3_USB_SEL_MASK);
295 setbits_be32(&gur->pmuxcr3, MPC85xx_PMUXCR3_UART2_SEL);
296 } else {
297 /* By default USB should be selected.
298 * Programming FPGA to select USB. */
299 val = QIXIS_READ_I2C(brdcfg[5]);
300 QIXIS_WRITE_I2C(brdcfg[5],
301 (val & ~(USBMUX_SEL_MASK)) | USBMUX_SEL_USB);
302 }
303
304 }
305
306 if (hwconfig("sim")) {
307 if (romloc == PORBMSR_ROMLOC_NAND_2K ||
308 romloc == PORBMSR_ROMLOC_NOR ||
309 romloc == PORBMSR_ROMLOC_SPI) {
310
311 val = QIXIS_READ_I2C(brdcfg[3]);
312 QIXIS_WRITE_I2C(brdcfg[3], val|0x10);
313 clrbits_be32(&gur->pmuxcr,
314 MPC85xx_PMUXCR0_SIM_SEL_MASK);
315 setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR0_SIM_SEL);
316 }
317 }
318
319 if (hwconfig("uart3")) {
320 if (romloc == PORBMSR_ROMLOC_NAND_2K ||
321 romloc == PORBMSR_ROMLOC_NOR ||
322 romloc == PORBMSR_ROMLOC_SDHC) {
323
324 /* UART3 and SPI1 (Flashes) are muxed together */
325 val = QIXIS_READ_I2C(brdcfg[3]);
326 QIXIS_WRITE_I2C(brdcfg[3], (val | SPIMUX_SEL_UART3));
327 clrbits_be32(&gur->pmuxcr3,
328 MPC85xx_PMUXCR3_UART3_SEL_MASK);
329 setbits_be32(&gur->pmuxcr3, MPC85xx_PMUXCR3_UART3_SEL);
330
331 /* MUX to select UART3 connection to J24 header
332 * or to GPS */
333 val = QIXIS_READ_I2C(brdcfg[6]);
334 if (hwconfig("gps"))
335 QIXIS_WRITE_I2C(brdcfg[6],
336 (val | GPS_MUX_SEL_GPS));
337 else
338 QIXIS_WRITE_I2C(brdcfg[6],
339 (val & ~(GPS_MUX_SEL_GPS)));
340 }
341 }
342 return 0;
343}
344
345void fdt_del_node_compat(void *blob, const char *compatible)
346{
347 int err;
348 int off = fdt_node_offset_by_compatible(blob, -1, compatible);
349 if (off < 0) {
350 printf("WARNING: could not find compatible node %s: %s.\n",
351 compatible, fdt_strerror(off));
352 return;
353 }
354 err = fdt_del_node(blob, off);
355 if (err < 0) {
356 printf("WARNING: could not remove %s: %s.\n",
357 compatible, fdt_strerror(err));
358 }
359}
360
361#if defined(CONFIG_OF_BOARD_SETUP)
Ashish Kumar42a9e2f2014-10-06 18:24:56 +0530362#ifdef CONFIG_FDT_FIXUP_PARTITIONS
Masahiro Yamadab35fb6a2018-07-19 16:28:23 +0900363static const struct node_info nodes[] = {
Ashish Kumar42a9e2f2014-10-06 18:24:56 +0530364 { "cfi-flash", MTD_DEV_TYPE_NOR, },
365 { "fsl,ifc-nand", MTD_DEV_TYPE_NAND, },
366};
367#endif
Simon Glasse895a4b2014-10-23 18:58:47 -0600368int ft_board_setup(void *blob, bd_t *bd)
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000369{
370 phys_addr_t base;
371 phys_size_t size;
372
373 ft_cpu_setup(blob, bd);
374
Simon Glass723806c2017-08-03 12:22:15 -0600375 base = env_get_bootm_low();
376 size = env_get_bootm_size();
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000377
378 #if defined(CONFIG_PCI)
379 FT_FSL_PCI_SETUP;
380 #endif
381
382 fdt_fixup_memory(blob, (u64)base, (u64)size);
Ashish Kumar42a9e2f2014-10-06 18:24:56 +0530383#ifdef CONFIG_FDT_FIXUP_PARTITIONS
384 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
385#endif
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000386
387 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
388 u32 porbmsr = in_be32(&gur->porbmsr);
Andy Fleming8bd00c92013-06-20 14:54:33 -0500389 u32 romloc = (porbmsr >> MPC85xx_PORBMSR_ROMLOC_SHIFT) & 0xf;
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000390
391 if (!(hwconfig("uart2") && hwconfig("usb1"))) {
392 /* If uart2 is there in hwconfig remove usb node from
393 * device tree */
394
395 if (hwconfig("uart2")) {
396 /* remove dts usb node */
397 fdt_del_node_compat(blob, "fsl-usb2-dr");
398 } else {
Sriram Dasha5c289b2016-09-16 17:12:15 +0530399 fsl_fdt_fixup_dr_usb(blob, bd);
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000400 fdt_del_node_and_alias(blob, "serial2");
401 }
402 }
403
404 if (hwconfig("uart3")) {
405 if (romloc == PORBMSR_ROMLOC_NAND_2K ||
406 romloc == PORBMSR_ROMLOC_NOR ||
407 romloc == PORBMSR_ROMLOC_SDHC)
408 /* Delete SPI node from the device tree */
409 fdt_del_node_and_alias(blob, "spi1");
410 } else
411 fdt_del_node_and_alias(blob, "serial3");
412
413 if (hwconfig("sim")) {
414 if (romloc == PORBMSR_ROMLOC_NAND_2K ||
415 romloc == PORBMSR_ROMLOC_NOR ||
416 romloc == PORBMSR_ROMLOC_SPI) {
417
418 /* remove dts sdhc node */
419 fdt_del_node_compat(blob, "fsl,esdhc");
420 } else if (romloc == PORBMSR_ROMLOC_SDHC) {
421
422 /* remove dts sim node */
423 fdt_del_node_compat(blob, "fsl,sim-v1.0");
424 printf("SIM & SDHC can't work together on the board");
425 printf("\nRemove sim from hwconfig and reset\n");
426 }
427 }
Simon Glasse895a4b2014-10-23 18:58:47 -0600428
429 return 0;
Prabhakar Kushwaha41d91012013-01-14 18:26:57 +0000430}
431#endif