wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Daniel Engström, Omicron Ceti AB, daniel@omicron.se. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | /* |
| 25 | * board/config.h - configuration options, board specific |
| 26 | */ |
| 27 | |
| 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
Graeme Russ | e17ee15 | 2009-02-24 21:14:56 +1100 | [diff] [blame] | 31 | #define CONFIG_SKIP_RELOCATE_UBOOT |
| 32 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 33 | /* |
| 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
| 37 | |
| 38 | #define CONFIG_X86 1 /* This is a X86 CPU */ |
Graeme Russ | 6d83e3a | 2009-02-24 21:12:20 +1100 | [diff] [blame] | 39 | #define CONFIG_SYS_SC520 1 /* Include support for AMD SC520 */ |
Graeme Russ | 91ee4e1 | 2009-08-23 12:59:54 +1000 | [diff] [blame] | 40 | #define CONFIG_SYS_SC520_SSI |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 41 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_SDRAM_PRECHARGE_DELAY 6 /* 6T */ |
| 43 | #define CONFIG_SYS_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */ |
| 44 | #define CONFIG_SYS_SDRAM_RAS_CAS_DELAY 3 /* 3T */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 45 | |
| 46 | /* define at most one of these */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 47 | #undef CONFIG_SYS_SDRAM_CAS_LATENCY_2T |
| 48 | #define CONFIG_SYS_SDRAM_CAS_LATENCY_3T |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 49 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_SC520_HIGH_SPEED 0 /* 100 or 133MHz */ |
Graeme Russ | 6d83e3a | 2009-02-24 21:12:20 +1100 | [diff] [blame] | 51 | #undef CONFIG_SYS_SC520_RESET /* use SC520 MMCR's to reset cpu */ |
| 52 | #undef CONFIG_SYS_SC520_TIMER /* use SC520 swtimers */ |
| 53 | #define CONFIG_SYS_GENERIC_TIMER 1 /* use the i8254 PIT timers */ |
| 54 | #undef CONFIG_SYS_TSC_TIMER /* use the Pentium TSC timers */ |
Graeme Russ | abf0cd3 | 2009-02-24 21:13:40 +1100 | [diff] [blame] | 55 | #define CONFIG_SYS_PCAT_INTERRUPTS |
| 56 | #define CONFIG_SYS_NUM_IRQS 16 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 57 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 58 | #define CONFIG_SYS_STACK_SIZE 0x8000 /* Size of bootloader stack */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 59 | |
| 60 | #define CONFIG_SHOW_BOOT_PROGRESS 1 |
| 61 | #define CONFIG_LAST_STAGE_INIT 1 |
| 62 | |
| 63 | /* |
| 64 | * Size of malloc() pool |
| 65 | */ |
Graeme Russ | b4feeb4 | 2009-11-24 20:04:13 +1100 | [diff] [blame] | 66 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024) |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 67 | |
| 68 | |
| 69 | #define CONFIG_BAUDRATE 9600 |
| 70 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 71 | |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 72 | /* |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 73 | * BOOTP options |
| 74 | */ |
| 75 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 76 | #define CONFIG_BOOTP_BOOTPATH |
| 77 | #define CONFIG_BOOTP_GATEWAY |
| 78 | #define CONFIG_BOOTP_HOSTNAME |
| 79 | |
| 80 | |
| 81 | /* |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 82 | * Command line configuration. |
| 83 | */ |
| 84 | #include <config_cmd_default.h> |
| 85 | |
| 86 | #define CONFIG_CMD_PCI |
| 87 | #define CONFIG_CMD_JFFS2 |
| 88 | #define CONFIG_CMD_IDE |
| 89 | #define CONFIG_CMD_NET |
| 90 | #define CONFIG_CMD_PCMCIA |
| 91 | #define CONFIG_CMD_EEPROM |
| 92 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 93 | |
| 94 | #define CONFIG_BOOTDELAY 15 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 95 | #define CONFIG_BOOTARGS "root=/dev/mtdblock1 console=ttyS0,9600 " \ |
| 96 | "mtdparts=phys:7936k(root),256k(uboot) " |
| 97 | #define CONFIG_BOOTCOMMAND "setenv bootargs root=/dev/nfs ip=autoconf " \ |
| 98 | "console=ttyS0,9600 " \ |
| 99 | "mtdparts=phys:7808k(root),128k(env),256k(uboot);" \ |
| 100 | "bootp;bootm" |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 101 | |
Jon Loeliger | 46da1e9 | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 102 | #if defined(CONFIG_CMD_KGDB) |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 103 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */ |
| 104 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 105 | #endif |
| 106 | |
| 107 | |
| 108 | /* |
| 109 | * Miscellaneous configurable options |
| 110 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 112 | #define CONFIG_SYS_PROMPT "boot > " /* Monitor Command Prompt */ |
| 113 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
| 114 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 115 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 116 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 119 | #define CONFIG_SYS_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_HZ 1024 /* incrementer freq: 1kHz */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 124 | |
| 125 | /* valid baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 127 | |
| 128 | |
| 129 | /*----------------------------------------------------------------------- |
| 130 | * Physical Memory Map |
| 131 | */ |
| 132 | #define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */ |
| 133 | |
| 134 | /*----------------------------------------------------------------------- |
| 135 | * FLASH and environment organization |
| 136 | */ |
| 137 | |
| 138 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 140 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 141 | |
| 142 | /* timeout values are in ticks */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
| 144 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 145 | |
| 146 | |
| 147 | #define CONFIG_SPI_EEPROM /* SPI EEPROMs such as AT25010 or AT25640 */ |
| 148 | #define CONFIG_MW_EEPROM /* MicroWire EEPROMS such as AT93LC46 */ |
Michal Simek | 18c8a28 | 2008-07-11 15:11:57 +0200 | [diff] [blame] | 149 | #define CONFIG_DTT_DS1722 /* Dallas DS1722 SPI Temperature probe */ |
stroese | 53cf943 | 2003-06-05 15:39:44 +0000 | [diff] [blame] | 150 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 151 | |
| 152 | /* allow to overwrite serial and ethaddr */ |
| 153 | #define CONFIG_ENV_OVERWRITE |
| 154 | |
| 155 | |
| 156 | #if 0 |
| 157 | /* Environment in flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 158 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 159 | # define CONFIG_ENV_ADDR (0x387a0000) /* Addr of Environment Sector */ |
| 160 | # define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector (or 0x10000) */ |
| 161 | # define CONFIG_ENV_OFFSET 0 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 162 | |
| 163 | #else |
| 164 | /* Environment in EEPROM */ |
| 165 | |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 166 | # define CONFIG_ENV_IS_IN_EEPROM 1 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 167 | # define CONFIG_SPI |
| 168 | # define CONFIG_SPI_X 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 169 | # define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment EEPROM */ |
| 170 | # define CONFIG_ENV_OFFSET 0x1c00 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 171 | |
| 172 | #endif |
| 173 | |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 174 | /* |
| 175 | * JFFS2 partitions |
| 176 | * |
| 177 | */ |
| 178 | /* No command line, one static partition, whole device */ |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 179 | #undef CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 180 | #define CONFIG_JFFS2_DEV "nor0" |
| 181 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF |
| 182 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 |
| 183 | |
| 184 | /* mtdparts command line support */ |
| 185 | /* Note: fake mtd_id used, no linux mtd map file */ |
| 186 | /* |
Stefan Roese | 68d7d65 | 2009-03-19 13:30:36 +0100 | [diff] [blame] | 187 | #define CONFIG_CMD_MTDPARTS |
Wolfgang Denk | 700a0c6 | 2005-08-08 01:03:24 +0200 | [diff] [blame] | 188 | #define MTDIDS_DEFAULT "nor0=sc520_spunk-0" |
| 189 | #define MTDPARTS_DEFAULT "mtdparts=sc520_spunk-0:-(jffs2)" |
| 190 | */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 191 | |
| 192 | /*----------------------------------------------------------------------- |
| 193 | * Device drivers |
| 194 | */ |
| 195 | #define CONFIG_NET_MULTI /* Multi ethernet cards support */ |
| 196 | #define CONFIG_EEPRO100 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 198 | |
| 199 | /************************************************************ |
| 200 | * IDE/ATA stuff |
| 201 | ************************************************************/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 202 | #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */ |
| 203 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */ |
| 204 | #define CONFIG_SYS_ATA_BASE_ADDR 0 |
| 205 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01f0 /* ide0 offset */ |
| 206 | #define CONFIG_SYS_ATA_IDE1_OFFSET 0xe000 /* ide1 offset */ |
| 207 | #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */ |
| 208 | #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */ |
| 209 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 210 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_FIRST_PCMCIA_BUS 1 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 212 | |
| 213 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 214 | #undef CONFIG_IDE_RESET /* reset for ide unsupported... */ |
| 215 | #undef CONFIG_IDE_RESET_ROUTINE /* no special reset function */ |
| 216 | |
| 217 | #define CONFIG_IDE_TI_CARDBUS |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_PCMCIA_CIS_WIN 0x27f00000 |
| 219 | #define CONFIG_SYS_PCMCIA_CIS_WIN_SIZE 0x00100000 |
| 220 | #define CONFIG_SYS_PCMCIA_IO_WIN 0xe000 |
| 221 | #define CONFIG_SYS_PCMCIA_IO_WIN_SIZE 16 |
Graeme Russ | 91ee4e1 | 2009-08-23 12:59:54 +1000 | [diff] [blame] | 222 | #define CONFIG_PCMCIA_SLOT_A /* TODO: Check this */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 223 | |
| 224 | /************************************************************ |
| 225 | * DISK Partition support |
| 226 | ************************************************************/ |
| 227 | #define CONFIG_DOS_PARTITION |
| 228 | #define CONFIG_MAC_PARTITION |
| 229 | #define CONFIG_ISO_PARTITION /* Experimental */ |
| 230 | |
| 231 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 232 | /************************************************************ |
| 233 | * RTC |
| 234 | ***********************************************************/ |
| 235 | #define CONFIG_RTC_MC146818 |
| 236 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 237 | |
| 238 | /* |
| 239 | * PCI stuff |
| 240 | */ |
| 241 | #define CONFIG_PCI /* include pci support */ |
| 242 | #define CONFIG_PCI_PNP /* pci plug-and-play */ |
| 243 | #define CONFIG_PCI_SCAN_SHOW |
| 244 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_FIRST_PCI_IRQ 9 |
| 246 | #define CONFIG_SYS_SECOND_PCI_IRQ 10 |
| 247 | #define CONFIG_SYS_THIRD_PCI_IRQ 11 |
| 248 | #define CONFIG_SYS_FORTH_PCI_IRQ 12 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 249 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 250 | #endif /* __CONFIG_H */ |