blob: ca926a732440a33e58cf0ff246cf949572b3553b [file] [log] [blame]
wdenka522fa02004-01-04 22:51:12 +00001/*
2 * (C) Copyright 2000-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk1c437712004-01-16 00:30:56 +000015 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenka522fa02004-01-04 22:51:12 +000016 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
wdenkc40b2952004-03-13 23:29:43 +000036#define CONFIG_HMI10
wdenka522fa02004-01-04 22:51:12 +000037#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
38#define CONFIG_TQM823L 1 /* ...on a TQM8xxL module */
39
40#define CONFIG_LCD
41#define CONFIG_NEC_NL6448BC33_54 /* NEC NL6448BC33_54 display */
42
43#ifdef CONFIG_LCD /* with LCD controller ? */
wdenk1c437712004-01-16 00:30:56 +000044#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
wdenka522fa02004-01-04 22:51:12 +000045#endif
46
wdenk1c437712004-01-16 00:30:56 +000047#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
wdenka522fa02004-01-04 22:51:12 +000048#undef CONFIG_8xx_CONS_SMC2
49#undef CONFIG_8xx_CONS_NONE
50#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
51
wdenk1c437712004-01-16 00:30:56 +000052#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
wdenkc837dcb2004-01-20 23:12:12 +000053#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
wdenk1c437712004-01-16 00:30:56 +000054#define CONFIG_PS2SERIAL 2 /* .. on COM3 */
wdenkc837dcb2004-01-20 23:12:12 +000055#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
wdenk1c437712004-01-16 00:30:56 +000056
57#define CONFIG_BOOTCOUNT_LIMIT
wdenka522fa02004-01-04 22:51:12 +000058
59#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
60
61#define CONFIG_BOARD_TYPES 1 /* support board types */
62
63#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
64
65#undef CONFIG_BOOTARGS
66
wdenk1c437712004-01-16 00:30:56 +000067#define CONFIG_EXTRA_ENV_SETTINGS \
wdenka522fa02004-01-04 22:51:12 +000068 "netdev=eth0\0" \
69 "nfsargs=setenv bootargs root=/dev/nfs rw " \
70 "nfsroot=$(serverip):$(rootpath)\0" \
71 "ramargs=setenv bootargs root=/dev/ram rw\0" \
72 "addip=setenv bootargs $(bootargs) " \
73 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
74 ":$(hostname):$(netdev):off panic=1\0" \
75 "flash_nfs=run nfsargs addip;" \
76 "bootm $(kernel_addr)\0" \
77 "flash_self=run ramargs addip;" \
78 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
79 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
80 "rootpath=/opt/eldk/ppc_8xx\0" \
wdenkc40b2952004-03-13 23:29:43 +000081 "bootfile=/tftpboot/HMI10/uImage\0" \
wdenka522fa02004-01-04 22:51:12 +000082 "kernel_addr=40040000\0" \
83 "ramdisk_addr=40100000\0" \
84 ""
85#define CONFIG_BOOTCOMMAND "run flash_self"
86
wdenkc837dcb2004-01-20 23:12:12 +000087#define CONFIG_BOARD_EARLY_INIT_R 1
88#define CONFIG_MISC_INIT_R 1
wdenk1c437712004-01-16 00:30:56 +000089
wdenka522fa02004-01-04 22:51:12 +000090#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
91#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
92
93/* enable I2C and select the hardware/software driver */
94#undef CONFIG_HARD_I2C /* I2C with hardware support */
95#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
96
97#define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
98#define CFG_I2C_SLAVE 0xFE
99
100/* Software (bit-bang) I2C driver configuration */
101#define PB_SCL 0x00000020 /* PB 26 */
102#define PB_SDA 0x00000010 /* PB 27 */
103
104#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
105#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
106#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
107#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
108#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
wdenk1c437712004-01-16 00:30:56 +0000109 else immr->im_cpm.cp_pbdat &= ~PB_SDA
wdenka522fa02004-01-04 22:51:12 +0000110#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
wdenk1c437712004-01-16 00:30:56 +0000111 else immr->im_cpm.cp_pbdat &= ~PB_SCL
wdenka522fa02004-01-04 22:51:12 +0000112#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
113
114#undef CONFIG_WATCHDOG /* watchdog disabled */
115
116#define CONFIG_STATUS_LED 1 /* Status LED enabled */
117
118#define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
119
120#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
121
122#define CONFIG_MAC_PARTITION
123#define CONFIG_DOS_PARTITION
124
125#define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
126#define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
127
128#ifdef CONFIG_SPLASH_SCREEN
129# define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
130 CFG_CMD_ASKENV | \
131 CFG_CMD_BMP | \
132 CFG_CMD_DATE | \
133 CFG_CMD_DHCP | \
wdenk93f6a672004-07-01 20:28:03 +0000134 CFG_CMD_FAT | \
wdenka522fa02004-01-04 22:51:12 +0000135 CFG_CMD_I2C | \
136 CFG_CMD_IDE )
137#else
138# define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
139 CFG_CMD_ASKENV | \
140 CFG_CMD_DATE | \
141 CFG_CMD_DHCP | \
wdenk93f6a672004-07-01 20:28:03 +0000142 CFG_CMD_FAT | \
wdenka522fa02004-01-04 22:51:12 +0000143 CFG_CMD_I2C | \
144 CFG_CMD_IDE )
145#endif
146
147/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
148#include <cmd_confdefs.h>
149
150/*
151 * Miscellaneous configurable options
152 */
wdenk1c437712004-01-16 00:30:56 +0000153#define CFG_LONGHELP /* undef to save memory */
154#define CFG_PROMPT "=> " /* Monitor Command Prompt */
wdenka522fa02004-01-04 22:51:12 +0000155
156#if 0
wdenk1c437712004-01-16 00:30:56 +0000157#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
wdenka522fa02004-01-04 22:51:12 +0000158#endif
159#ifdef CFG_HUSH_PARSER
wdenk1c437712004-01-16 00:30:56 +0000160#define CFG_PROMPT_HUSH_PS2 "> "
wdenka522fa02004-01-04 22:51:12 +0000161#endif
162
163#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenk1c437712004-01-16 00:30:56 +0000164#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenka522fa02004-01-04 22:51:12 +0000165#else
wdenk1c437712004-01-16 00:30:56 +0000166#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenka522fa02004-01-04 22:51:12 +0000167#endif
wdenk1c437712004-01-16 00:30:56 +0000168#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
169#define CFG_MAXARGS 16 /* max number of command args */
wdenka522fa02004-01-04 22:51:12 +0000170#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
171
172#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
173#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
174
wdenk1c437712004-01-16 00:30:56 +0000175#define CFG_LOAD_ADDR 0x100000 /* default load address */
wdenka522fa02004-01-04 22:51:12 +0000176
wdenk1c437712004-01-16 00:30:56 +0000177#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenka522fa02004-01-04 22:51:12 +0000178
179#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
180
181/*
182 * Low Level Configuration Settings
183 * (address mappings, register initial values, etc.)
184 * You should know what you are doing if you make changes here.
185 */
186/*-----------------------------------------------------------------------
187 * Internal Memory Mapped Register
188 */
189#define CFG_IMMR 0xFFF00000
190
191/*-----------------------------------------------------------------------
192 * Definitions for initial stack pointer and data area (in DPRAM)
193 */
194#define CFG_INIT_RAM_ADDR CFG_IMMR
wdenk1c437712004-01-16 00:30:56 +0000195#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
196#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
wdenka522fa02004-01-04 22:51:12 +0000197#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenk1c437712004-01-16 00:30:56 +0000198#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenka522fa02004-01-04 22:51:12 +0000199
200/*-----------------------------------------------------------------------
201 * Start addresses for the final memory configuration
202 * (Set up by the startup code)
203 * Please note that CFG_SDRAM_BASE _must_ start at 0
204 */
wdenk1c437712004-01-16 00:30:56 +0000205#define CFG_SDRAM_BASE 0x00000000
wdenka522fa02004-01-04 22:51:12 +0000206#define CFG_FLASH_BASE 0x40000000
wdenk1c437712004-01-16 00:30:56 +0000207#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenka522fa02004-01-04 22:51:12 +0000208#define CFG_MONITOR_BASE CFG_FLASH_BASE
wdenk1c437712004-01-16 00:30:56 +0000209#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenka522fa02004-01-04 22:51:12 +0000210
211/*
212 * For booting Linux, the board info and command line data
213 * have to be in the first 8 MB of memory, since this is
214 * the maximum mapped by the Linux kernel during initialization.
215 */
wdenk1c437712004-01-16 00:30:56 +0000216#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenka522fa02004-01-04 22:51:12 +0000217
218/*-----------------------------------------------------------------------
219 * FLASH organization
220 */
221#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
222#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
223
224#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
225#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
226
wdenk1c437712004-01-16 00:30:56 +0000227#define CFG_ENV_IS_IN_FLASH 1
228#define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
229#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenka522fa02004-01-04 22:51:12 +0000230
231/* Address and size of Redundant Environment Sector */
232#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
233#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
234
235/*-----------------------------------------------------------------------
236 * Hardware Information Block
237 */
238#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
wdenk1c437712004-01-16 00:30:56 +0000239#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
wdenka522fa02004-01-04 22:51:12 +0000240#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
241
242/*-----------------------------------------------------------------------
243 * Cache Configuration
244 */
245#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
246#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
247#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
248#endif
249
250/*-----------------------------------------------------------------------
251 * SYPCR - System Protection Control 11-9
252 * SYPCR can only be written once after reset!
253 *-----------------------------------------------------------------------
254 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
255 */
256#if defined(CONFIG_WATCHDOG)
257#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
258 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
259#else
260#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
261#endif
262
263/*-----------------------------------------------------------------------
264 * SIUMCR - SIU Module Configuration 11-6
265 *-----------------------------------------------------------------------
266 * PCMCIA config., multi-function pin tri-state
267 */
wdenk1c437712004-01-16 00:30:56 +0000268#ifndef CONFIG_CAN_DRIVER
wdenka522fa02004-01-04 22:51:12 +0000269#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
270#else /* we must activate GPL5 in the SIUMCR for CAN */
271#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
272#endif /* CONFIG_CAN_DRIVER */
273
274/*-----------------------------------------------------------------------
275 * TBSCR - Time Base Status and Control 11-26
276 *-----------------------------------------------------------------------
277 * Clear Reference Interrupt Status, Timebase freezing enabled
278 */
279#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
280
281/*-----------------------------------------------------------------------
282 * RTCSC - Real-Time Clock Status and Control Register 11-27
283 *-----------------------------------------------------------------------
284 */
285#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
286
287/*-----------------------------------------------------------------------
288 * PISCR - Periodic Interrupt Status and Control 11-31
289 *-----------------------------------------------------------------------
290 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
291 */
292#define CFG_PISCR (PISCR_PS | PISCR_PITF)
293
294/*-----------------------------------------------------------------------
295 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
296 *-----------------------------------------------------------------------
297 * Reset PLL lock status sticky bit, timer expired status bit and timer
298 * interrupt status bit
299 *
300 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
301 */
wdenka522fa02004-01-04 22:51:12 +0000302#define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenka522fa02004-01-04 22:51:12 +0000303
304/*-----------------------------------------------------------------------
305 * SCCR - System Clock and reset Control Register 15-27
306 *-----------------------------------------------------------------------
307 * Set clock output, timebase and RTC source and divider,
308 * power management and some other internal clocks
309 */
310#define SCCR_MASK SCCR_EBDF11
wdenkc3f4d172004-06-25 23:35:58 +0000311#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenka522fa02004-01-04 22:51:12 +0000312 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
313 SCCR_DFALCD00)
wdenka522fa02004-01-04 22:51:12 +0000314
315/*-----------------------------------------------------------------------
316 * PCMCIA stuff
317 *-----------------------------------------------------------------------
318 *
319 */
wdenka522fa02004-01-04 22:51:12 +0000320#define CFG_PCMCIA_MEM_ADDR (0xE0100000)
321#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
322#define CFG_PCMCIA_DMA_ADDR (0xE4100000)
323#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
324#define CFG_PCMCIA_ATTRB_ADDR (0xE8100000)
325#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
326#define CFG_PCMCIA_IO_ADDR (0xEC100000)
327#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk68766092004-01-29 09:22:58 +0000328#define PCMCIA_MEM_WIN_NO 5
wdenk1c437712004-01-16 00:30:56 +0000329#define NSCU_OE_INV 1 /* PCMCIA_GCRX_CXOE is inverted */
wdenka522fa02004-01-04 22:51:12 +0000330
331/*-----------------------------------------------------------------------
332 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
333 *-----------------------------------------------------------------------
334 */
335
wdenk1c437712004-01-16 00:30:56 +0000336#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
wdenka522fa02004-01-04 22:51:12 +0000337
wdenk1c437712004-01-16 00:30:56 +0000338#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
wdenka522fa02004-01-04 22:51:12 +0000339#undef CONFIG_IDE_RESET /* reset for ide not supported */
wdenk1c437712004-01-16 00:30:56 +0000340#ifndef CONFIG_STATUS_LED /* Status and IDE LED's are mutually exclusive */
341#define CONFIG_IDE_LED 1 /* LED for ide supported */
342#endif
wdenka522fa02004-01-04 22:51:12 +0000343
344#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
345#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
346
347#define CFG_ATA_IDE0_OFFSET 0x0000
348
349#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
350
351/* Offset for data I/O */
352#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
353
354/* Offset for normal register accesses */
355#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
356
357/* Offset for alternate registers */
358#define CFG_ATA_ALT_OFFSET 0x0100
359
360/*-----------------------------------------------------------------------
361 *
362 *-----------------------------------------------------------------------
363 *
364 */
wdenk1c437712004-01-16 00:30:56 +0000365#define CFG_DER 0
wdenka522fa02004-01-04 22:51:12 +0000366
367/*
368 * Init Memory Controller:
369 *
370 * BR0/1 and OR0/1 (FLASH)
371 */
372
373#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
374#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
375
376/* used to re-map FLASH both when starting from SRAM or FLASH:
377 * restrict access enough to keep SRAM working (if any)
378 * but not too much to meddle with FLASH accesses
379 */
380#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
381#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
382
383/*
384 * FLASH timing:
385 */
wdenka522fa02004-01-04 22:51:12 +0000386#define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
387 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenka522fa02004-01-04 22:51:12 +0000388
389#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
390#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
391#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
392
393#define CFG_OR1_REMAP CFG_OR0_REMAP
394#define CFG_OR1_PRELIM CFG_OR0_PRELIM
395#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
396
397/*
398 * BR2/3 and OR2/3 (SDRAM)
399 *
400 */
401#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
402#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
wdenk1c437712004-01-16 00:30:56 +0000403#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
wdenka522fa02004-01-04 22:51:12 +0000404
405/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
406#define CFG_OR_TIMING_SDRAM 0x00000A00
407
408#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
409#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
410
wdenk1c437712004-01-16 00:30:56 +0000411#ifndef CONFIG_CAN_DRIVER
412#define CFG_OR3_PRELIM CFG_OR2_PRELIM
wdenka522fa02004-01-04 22:51:12 +0000413#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
414#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
wdenk1c437712004-01-16 00:30:56 +0000415#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
wdenka522fa02004-01-04 22:51:12 +0000416#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
417#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
418#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
419 BR_PS_8 | BR_MS_UPMB | BR_V )
420#endif /* CONFIG_CAN_DRIVER */
421
422/*
423 * Memory Periodic Timer Prescaler
424 *
425 * The Divider for PTA (refresh timer) configuration is based on an
426 * example SDRAM configuration (64 MBit, one bank). The adjustment to
427 * the number of chip selects (NCS) and the actually needed refresh
428 * rate is done by setting MPTPR.
429 *
430 * PTA is calculated from
431 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
432 *
433 * gclk CPU clock (not bus clock!)
434 * Trefresh Refresh cycle * 4 (four word bursts used)
435 *
wdenk1c437712004-01-16 00:30:56 +0000436 * 4096 Rows from SDRAM example configuration
437 * 1000 factor s -> ms
438 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
439 * 4 Number of refresh cycles per period
440 * 64 Refresh cycle in ms per number of rows
wdenka522fa02004-01-04 22:51:12 +0000441 * --------------------------------------------
442 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
443 *
444 * 50 MHz => 50.000.000 / Divider = 98
445 * 66 Mhz => 66.000.000 / Divider = 129
446 * 80 Mhz => 80.000.000 / Divider = 156
447 */
wdenkc3f4d172004-06-25 23:35:58 +0000448
449#define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
450#define CFG_MAMR_PTA 98
wdenka522fa02004-01-04 22:51:12 +0000451
452/*
453 * For 16 MBit, refresh rates could be 31.3 us
454 * (= 64 ms / 2K = 125 / quad bursts).
455 * For a simpler initialization, 15.6 us is used instead.
456 *
457 * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
458 * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
459 */
460#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
461#define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
462
463/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
464#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
465#define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
466
467/*
468 * MAMR settings for SDRAM
469 */
470
471/* 8 column SDRAM */
472#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
473 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
474 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
475/* 9 column SDRAM */
476#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
477 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
478 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
479
480
481/*
482 * Internal Definitions
483 *
484 * Boot Flags
485 */
wdenk1c437712004-01-16 00:30:56 +0000486#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenka522fa02004-01-04 22:51:12 +0000487#define BOOTFLAG_WARM 0x02 /* Software reboot */
488
489#endif /* __CONFIG_H */