wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2002 |
| 6 | * Gregory E. Allen, gallen@arlut.utexas.edu |
| 7 | * Matthew E. Karger, karger@arlut.utexas.edu |
| 8 | * Applied Research Laboratories, The University of Texas at Austin |
| 9 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 10 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 11 | */ |
| 12 | |
| 13 | /* |
| 14 | * |
| 15 | * Configuration settings for the utx8245 board. |
| 16 | * |
| 17 | */ |
| 18 | |
| 19 | /* ------------------------------------------------------------------------- */ |
| 20 | |
| 21 | /* |
| 22 | * board/config.h - configuration options, board specific |
| 23 | */ |
| 24 | |
| 25 | #ifndef __CONFIG_H |
| 26 | #define __CONFIG_H |
| 27 | |
| 28 | /* |
| 29 | * High Level Configuration Options |
| 30 | * (easy to change) |
| 31 | */ |
| 32 | |
| 33 | #define CONFIG_MPC824X 1 |
| 34 | #define CONFIG_MPC8245 1 |
| 35 | #define CONFIG_UTX8245 1 |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 36 | |
| 37 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 38 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 39 | #define DEBUG 1 |
| 40 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 41 | #define CONFIG_IDENT_STRING " [UTX5] " |
| 42 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 43 | #define CONFIG_CONS_INDEX 1 |
| 44 | #define CONFIG_BAUDRATE 57600 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 45 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 46 | #define CONFIG_BOOTDELAY 2 |
Stefan Roese | f2302d4 | 2008-08-06 14:05:38 +0200 | [diff] [blame] | 47 | #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 48 | #define CONFIG_BOOTCOMMAND "run nfsboot" /* autoboot command */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 49 | #define CONFIG_BOOTARGS "root=/dev/ram console=ttyS0,57600" /* RAMdisk */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 50 | #define CONFIG_ETHADDR 00:AA:00:14:00:05 /* UTX5 */ |
| 51 | #define CONFIG_SERVERIP 10.8.17.105 /* Spree */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 52 | |
| 53 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 54 | "kernel_addr=FFA00000\0" \ |
| 55 | "ramdisk_addr=FF800000\0" \ |
| 56 | "u-boot_startaddr=FFB00000\0" \ |
| 57 | "u-boot_endaddr=FFB2FFFF\0" \ |
Wolfgang Denk | fe126d8 | 2005-11-20 21:40:11 +0100 | [diff] [blame] | 58 | "nfsargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/nfs rw \ |
| 59 | nfsroot=${nfsrootip}:${rootpath} ip=dhcp\0" \ |
| 60 | "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram0\0" \ |
| 61 | "smargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/mtdblock1 ro\0" \ |
| 62 | "fwargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/sda2 ro\0" \ |
| 63 | "nfsboot=run nfsargs;bootm ${kernel_addr}\0" \ |
| 64 | "ramboot=run ramargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 65 | "smboot=run smargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 66 | "fwboot=run fwargs;bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 67 | "update_u-boot=tftp ${loadaddr} /bdi2000/u-boot.bin;protect off \ |
| 68 | ${u-boot_startaddr} ${u-boot_endaddr};era ${u-boot_startaddr} \ |
| 69 | ${u-boot_endaddr};cp.b ${loadaddr} ${u-boot_startaddr} ${filesize};\ |
| 70 | protect on ${u-boot_startaddr} ${u-boot_endaddr}" |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 71 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 72 | #define CONFIG_ENV_OVERWRITE |
| 73 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 74 | |
Jon Loeliger | 6c18eb9 | 2007-07-04 22:33:38 -0500 | [diff] [blame] | 75 | /* |
Jon Loeliger | 079a136 | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 76 | * BOOTP options |
| 77 | */ |
| 78 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 79 | #define CONFIG_BOOTP_BOOTPATH |
| 80 | #define CONFIG_BOOTP_GATEWAY |
| 81 | #define CONFIG_BOOTP_HOSTNAME |
| 82 | |
| 83 | |
| 84 | /* |
Jon Loeliger | 6c18eb9 | 2007-07-04 22:33:38 -0500 | [diff] [blame] | 85 | * Command line configuration. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 86 | */ |
Jon Loeliger | 6c18eb9 | 2007-07-04 22:33:38 -0500 | [diff] [blame] | 87 | #include <config_cmd_default.h> |
| 88 | |
| 89 | #define CONFIG_CMD_BDI |
| 90 | #define CONFIG_CMD_PCI |
| 91 | #define CONFIG_CMD_FLASH |
| 92 | #define CONFIG_CMD_MEMORY |
Mike Frysinger | bdab39d | 2009-01-28 19:08:14 -0500 | [diff] [blame] | 93 | #define CONFIG_CMD_SAVEENV |
Jon Loeliger | 6c18eb9 | 2007-07-04 22:33:38 -0500 | [diff] [blame] | 94 | #define CONFIG_CMD_CONSOLE |
| 95 | #define CONFIG_CMD_LOADS |
| 96 | #define CONFIG_CMD_LOADB |
| 97 | #define CONFIG_CMD_IMI |
| 98 | #define CONFIG_CMD_CACHE |
| 99 | #define CONFIG_CMD_REGINFO |
| 100 | #define CONFIG_CMD_NET |
| 101 | #define CONFIG_CMD_DHCP |
| 102 | #define CONFIG_CMD_I2C |
| 103 | #define CONFIG_CMD_DATE |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 104 | |
| 105 | |
| 106 | /* |
| 107 | * Miscellaneous configurable options |
| 108 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 111 | |
| 112 | /* Print Buffer Size */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 114 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 116 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 117 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 118 | |
| 119 | |
| 120 | /*----------------------------------------------------------------------- |
| 121 | * PCI configuration |
| 122 | *----------------------------------------------------------------------- |
| 123 | */ |
| 124 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 125 | #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 126 | #undef CONFIG_PCI_PNP |
| 127 | #define CONFIG_PCI_SCAN_SHOW |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 128 | #define CONFIG_EEPRO100 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 130 | #define CONFIG_EEPRO100_SROM_WRITE |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 131 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 132 | #define PCI_ENET0_IOADDR 0xF0000000 |
| 133 | #define PCI_ENET0_MEMADDR 0xF0000000 |
| 134 | |
| 135 | #define PCI_FIREWIRE_IOADDR 0xF1000000 |
| 136 | #define PCI_FIREWIRE_MEMADDR 0xF1000000 |
| 137 | /* |
| 138 | #define PCI_ENET0_IOADDR 0xFE000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 139 | #define PCI_ENET0_MEMADDR 0x80000000 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 140 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 141 | #define PCI_FIREWIRE_IOADDR 0x81000000 |
| 142 | #define PCI_FIREWIRE_MEMADDR 0x81000000 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 143 | */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 144 | |
| 145 | /*----------------------------------------------------------------------- |
| 146 | * Start addresses for the final memory configuration |
| 147 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 148 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 149 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 150 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 151 | #define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 /* 256MB */ |
| 152 | /*#define CONFIG_SYS_VERY_BIG_RAM 1 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 153 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 154 | /* FLASH_BASE is FF800000, with 4MB on RCS0, but the reset vector |
| 155 | * is actually located at FFF00100. Therefore, U-Boot is |
| 156 | * physically located at 0xFFB0_0000, but is also mirrored at |
| 157 | * 0xFFF0_0000. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 158 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_EUMB_ADDR 0xFC000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 162 | |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 163 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 164 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 166 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 167 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | /*#define CONFIG_SYS_DRAM_TEST 1 */ |
| 169 | #define CONFIG_SYS_MEMTEST_START 0x00003000 /* memtest works on 0...256 MB */ |
| 170 | #define CONFIG_SYS_MEMTEST_END 0x0ff8ffa7 /* in SDRAM, skips exception */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 171 | /* vectors and U-Boot */ |
| 172 | |
| 173 | |
| 174 | /*-------------------------------------------------------------------- |
| 175 | * Definitions for initial stack pointer and data area |
| 176 | *------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 177 | #define CONFIG_SYS_INIT_DATA_SIZE 128 /* Size in bytes reserved for */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 178 | /* initial data */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 179 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
| 181 | #define CONFIG_SYS_INIT_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_DATA_SIZE) |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 183 | |
| 184 | /*-------------------------------------------------------------------- |
| 185 | * NS16550 Configuration |
| 186 | *------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_NS16550 |
| 188 | #define CONFIG_SYS_NS16550_SERIAL |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 189 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 191 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 192 | #if (CONFIG_CONS_INDEX == 1 || CONFIG_CONS_INDEX == 2) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | # define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 194 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | # define CONFIG_SYS_NS16550_CLK 33000000 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 196 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 197 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500) |
| 199 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600) |
| 200 | #define CONFIG_SYS_NS16550_COM3 0xFF000000 |
| 201 | #define CONFIG_SYS_NS16550_COM4 0xFF000008 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 202 | |
| 203 | /*-------------------------------------------------------------------- |
| 204 | * Low Level Configuration Settings |
| 205 | * (address mappings, register initial values, etc.) |
| 206 | * You should know what you are doing if you make changes here. |
| 207 | * For the detail description refer to the MPC8240 user's manual. |
| 208 | *------------------------------------------------------------------*/ |
| 209 | |
| 210 | #define CONFIG_SYS_CLK_FREQ 33000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 211 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | /*#define CONFIG_SYS_ETH_DEV_FN 0x7800 */ |
| 213 | /*#define CONFIG_SYS_ETH_IOBASE 0x00104000 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 214 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 215 | /*-------------------------------------------------------------------- |
| 216 | * I2C Configuration |
| 217 | *------------------------------------------------------------------*/ |
| 218 | #if 1 |
| 219 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
Heiko Schocher | ea818db | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 220 | #define CONFIG_SYS_I2C_SPEED 400000 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 222 | #endif |
| 223 | |
| 224 | #define CONFIG_RTC_PCF8563 1 /* enable I2C support for */ |
| 225 | /* Philips PCF8563 RTC */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 227 | |
| 228 | /*-------------------------------------------------------------------- |
| 229 | * Memory Control Configuration Register values |
| 230 | * - see sec. 4.12 of MPC8245 UM |
| 231 | *------------------------------------------------------------------*/ |
| 232 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 233 | /**** MCCR1 ****/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_ROMNAL 0 |
| 235 | #define CONFIG_SYS_ROMFAL 10 /* (tacc=70ns)*mem_freq - 2, |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 236 | mem_freq = 100MHz */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 237 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_BANK7_ROW 0 /* SDRAM bank 7-0 row address */ |
| 239 | #define CONFIG_SYS_BANK6_ROW 0 /* bit count */ |
| 240 | #define CONFIG_SYS_BANK5_ROW 0 |
| 241 | #define CONFIG_SYS_BANK4_ROW 0 |
| 242 | #define CONFIG_SYS_BANK3_ROW 0 |
| 243 | #define CONFIG_SYS_BANK2_ROW 0 |
| 244 | #define CONFIG_SYS_BANK1_ROW 2 |
| 245 | #define CONFIG_SYS_BANK0_ROW 2 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 246 | |
| 247 | /**** MCCR2, refresh interval clock cycles ****/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_REFINT 480 /* 33 MHz SDRAM clock was 480 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 249 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 250 | /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define CONFIG_SYS_BSTOPRE 1023 /* burst to precharge[0..9], */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 252 | /* sets open page interval */ |
| 253 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 254 | /**** MCCR3 ****/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 255 | #define CONFIG_SYS_REFREC 7 /* Refresh to activate interval, trc */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 256 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 257 | /**** MCCR4 ****/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_PRETOACT 2 /* trp */ |
| 259 | #define CONFIG_SYS_ACTTOPRE 7 /* trcd + (burst length - 1) + trdl */ |
| 260 | #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latancy */ |
| 261 | #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type, sequential */ |
| 262 | #define CONFIG_SYS_ACTORW 2 /* trcd min */ |
| 263 | #define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */ |
| 264 | #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1 |
| 265 | #define CONFIG_SYS_EXTROM 0 /* we don't need extended ROM space */ |
| 266 | #define CONFIG_SYS_REGDIMM 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 267 | |
| 268 | /* calculate according to formula in sec. 6-22 of 8245 UM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 269 | #define CONFIG_SYS_PGMAX 50 /* how long the 8245 retains the */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 270 | /* currently accessed page in memory */ |
| 271 | /* was 45 */ |
| 272 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | #define CONFIG_SYS_SDRAM_DSCD 0x20 /* SDRAM data in sample clock delay - note */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 274 | /* bits 7,6, and 3-0 MUST be 0 */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 275 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 276 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_DLL_MAX_DELAY 0x04 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 278 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 279 | #define CONFIG_SYS_DLL_MAX_DELAY 0 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 280 | #endif |
| 281 | #if 0 /* need for 33MHz SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 282 | #define CONFIG_SYS_DLL_EXTEND 0x80 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 283 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | #define CONFIG_SYS_DLL_EXTEND 0 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 285 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 286 | #define CONFIG_SYS_PCI_HOLD_DEL 0x20 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 287 | |
| 288 | |
| 289 | /* Memory bank settings. |
| 290 | * Only bits 20-29 are actually used from these values to set the |
| 291 | * start/end addresses. The upper two bits will always be 0, and the lower |
| 292 | * 20 bits will be 0x00000 for a start address, or 0xfffff for an end |
| 293 | * address. Refer to the MPC8245 user manual. |
| 294 | */ |
| 295 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 296 | #define CONFIG_SYS_BANK0_START 0x00000000 |
| 297 | #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE/2 - 1) |
| 298 | #define CONFIG_SYS_BANK0_ENABLE 1 |
| 299 | #define CONFIG_SYS_BANK1_START CONFIG_SYS_MAX_RAM_SIZE/2 |
| 300 | #define CONFIG_SYS_BANK1_END (CONFIG_SYS_MAX_RAM_SIZE - 1) |
| 301 | #define CONFIG_SYS_BANK1_ENABLE 1 |
| 302 | #define CONFIG_SYS_BANK2_START 0x3ff00000 /* not available in this design */ |
| 303 | #define CONFIG_SYS_BANK2_END 0x3fffffff |
| 304 | #define CONFIG_SYS_BANK2_ENABLE 0 |
| 305 | #define CONFIG_SYS_BANK3_START 0x3ff00000 |
| 306 | #define CONFIG_SYS_BANK3_END 0x3fffffff |
| 307 | #define CONFIG_SYS_BANK3_ENABLE 0 |
| 308 | #define CONFIG_SYS_BANK4_START 0x3ff00000 |
| 309 | #define CONFIG_SYS_BANK4_END 0x3fffffff |
| 310 | #define CONFIG_SYS_BANK4_ENABLE 0 |
| 311 | #define CONFIG_SYS_BANK5_START 0x3ff00000 |
| 312 | #define CONFIG_SYS_BANK5_END 0x3fffffff |
| 313 | #define CONFIG_SYS_BANK5_ENABLE 0 |
| 314 | #define CONFIG_SYS_BANK6_START 0x3ff00000 |
| 315 | #define CONFIG_SYS_BANK6_END 0x3fffffff |
| 316 | #define CONFIG_SYS_BANK6_ENABLE 0 |
| 317 | #define CONFIG_SYS_BANK7_START 0x3ff00000 |
| 318 | #define CONFIG_SYS_BANK7_END 0x3fffffff |
| 319 | #define CONFIG_SYS_BANK7_ENABLE 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 320 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 321 | /*--------------------------------------------------------------------*/ |
| 322 | /* 4.4 - Output Driver Control Register */ |
| 323 | /*--------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define CONFIG_SYS_ODCR 0xe5 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 325 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 326 | /*--------------------------------------------------------------------*/ |
| 327 | /* 4.8 - Error Handling Registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 328 | /*-------------------------------CONFIG_SYS_SDMODE_BURSTLEN-------------------------------------*/ |
| 329 | #define CONFIG_SYS_ERRENR1 0x11 /* enable SDRAM refresh overflow error */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 330 | |
| 331 | /* SDRAM 0-256 MB */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 333 | /*#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_CACHEINHIBIT) */ |
| 334 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 335 | |
| 336 | /* stack in dcache */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 337 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 338 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 339 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 340 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 341 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 342 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_SDRAM_BASE + 0x10000000| BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 343 | |
| 344 | /* PCI memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 345 | /*#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) */ |
| 346 | /*#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 347 | |
| 348 | /*Flash, config addrs, etc. */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 349 | #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 350 | #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 351 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 352 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 353 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 354 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 355 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 356 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 357 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 358 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 359 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 360 | |
| 361 | /* |
| 362 | * For booting Linux, the board info and command line data |
| 363 | * have to be in the first 8 MB of memory, since this is |
| 364 | * the maximum mapped by the Linux kernel during initialization. |
| 365 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 366 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 367 | |
| 368 | /*----------------------------------------------------------------------- |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 369 | * FLASH organization |
| 370 | *----------------------------------------------------------------------*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 371 | #define CONFIG_SYS_FLASH_BASE 0xFF800000 |
| 372 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 373 | |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 374 | /* NOTE: environment is not EMBEDDED in the u-boot code. |
| 375 | It's stored in flash in its own separate sector. */ |
Jean-Christophe PLAGNIOL-VILLARD | 5a1aceb | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 376 | #define CONFIG_ENV_IS_IN_FLASH 1 |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 377 | |
| 378 | #if 1 /* AMD AM29LV033C */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_MAX_FLASH_SECT 64 /* Max number of sectors in one bank */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 380 | #define CONFIG_ENV_ADDR 0xFFBF0000 /* flash sector SA63 */ |
| 381 | #define CONFIG_ENV_SECT_SIZE (64*1024) /* Size of the Environment Sector */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 382 | #else /* AMD AM29LV116D */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 383 | #define CONFIG_SYS_MAX_FLASH_SECT 35 /* Max number of sectors in one bank */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 384 | #define CONFIG_ENV_ADDR 0xFF9FA000 /* flash sector SA33 */ |
| 385 | #define CONFIG_ENV_SECT_SIZE (8*1024) /* Size of the Environment Sector */ |
wdenk | 7a8e9bed | 2003-05-31 18:35:21 +0000 | [diff] [blame] | 386 | #endif /* #if */ |
| 387 | |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 388 | #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE /* Size of the Environment */ |
| 389 | #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 390 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 391 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 392 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 393 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 394 | #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE |
| 395 | #undef CONFIG_SYS_RAMBOOT |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 396 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 397 | #define CONFIG_SYS_RAMBOOT |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 398 | #endif |
| 399 | |
| 400 | |
| 401 | /*----------------------------------------------------------------------- |
| 402 | * Cache Configuration |
| 403 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 404 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
Jon Loeliger | 6c18eb9 | 2007-07-04 22:33:38 -0500 | [diff] [blame] | 405 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 406 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 407 | #endif |
| 408 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 409 | #endif /* __CONFIG_H */ |