blob: 7100d96baaea88d1de5c53948ecd0f4653709f57 [file] [log] [blame]
Wang Huanc8a7d9d2014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanc8a7d9d2014-09-05 13:52:45 +080010#define CONFIG_LS102XA
11
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080012#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng340848b2015-06-04 12:01:09 +080013
Hongbo Zhang32886282016-07-21 18:09:39 +080014#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
15
Gong Qianyu18fb0e32015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Wang Huanc8a7d9d2014-09-05 13:52:45 +080017
Wang Huanc8a7d9d2014-09-05 13:52:45 +080018#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian99e1bd42015-05-14 17:20:28 +080019#define CONFIG_DEEP_SLEEP
Wang Huanc8a7d9d2014-09-05 13:52:45 +080020
21/*
22 * Size of malloc() pool
23 */
24#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
25
26#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
27#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
28
29/*
Ramneek Mehresh10a28642015-05-29 14:47:21 +053030 * USB
31 */
32
33/*
34 * EHCI Support - disbaled by default as
35 * there is no signal coming out of soc on
36 * this board for this controller. However,
37 * the silicon still has this controller,
38 * and anyone can use this controller by
39 * taking signals out on their board.
40 */
41
42/*#define CONFIG_HAS_FSL_DR_USB*/
43
44#ifdef CONFIG_HAS_FSL_DR_USB
45#define CONFIG_USB_EHCI
46#define CONFIG_USB_EHCI_FSL
47#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
48#endif
49
50/* XHCI Support - enabled by default */
51#define CONFIG_HAS_FSL_XHCI_USB
52
53#ifdef CONFIG_HAS_FSL_XHCI_USB
54#define CONFIG_USB_XHCI_FSL
Ramneek Mehresh10a28642015-05-29 14:47:21 +053055#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
56#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
57#endif
58
Ramneek Mehresh10a28642015-05-29 14:47:21 +053059/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +080060 * Generic Timer Definitions
61 */
62#define GENERIC_TIMER_CLK 12500000
63
64#define CONFIG_SYS_CLK_FREQ 100000000
65#define CONFIG_DDR_CLK_FREQ 100000000
66
York Suna88cc3b2015-04-29 10:35:35 -070067#define DDR_SDRAM_CFG 0x470c0008
68#define DDR_CS0_BNDS 0x008000bf
69#define DDR_CS0_CONFIG 0x80014302
70#define DDR_TIMING_CFG_0 0x50550004
71#define DDR_TIMING_CFG_1 0xbcb38c56
72#define DDR_TIMING_CFG_2 0x0040d120
73#define DDR_TIMING_CFG_3 0x010e1000
74#define DDR_TIMING_CFG_4 0x00000001
75#define DDR_TIMING_CFG_5 0x03401400
76#define DDR_SDRAM_CFG_2 0x00401010
77#define DDR_SDRAM_MODE 0x00061c60
78#define DDR_SDRAM_MODE_2 0x00180000
79#define DDR_SDRAM_INTERVAL 0x18600618
80#define DDR_DDR_WRLVL_CNTL 0x8655f605
81#define DDR_DDR_WRLVL_CNTL_2 0x05060607
82#define DDR_DDR_WRLVL_CNTL_3 0x05050505
83#define DDR_DDR_CDR1 0x80040000
84#define DDR_DDR_CDR2 0x00000001
85#define DDR_SDRAM_CLK_CNTL 0x02000000
86#define DDR_DDR_ZQ_CNTL 0x89080600
87#define DDR_CS0_CONFIG_2 0
88#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian99e1bd42015-05-14 17:20:28 +080089#define SDRAM_CFG2_D_INIT 0x00000010
90#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
91#define SDRAM_CFG2_FRC_SR 0x80000000
92#define SDRAM_CFG_BI 0x00000001
York Suna88cc3b2015-04-29 10:35:35 -070093
Alison Wang8415bb62014-12-03 15:00:48 +080094#ifdef CONFIG_RAMBOOT_PBL
95#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
96#endif
97
98#ifdef CONFIG_SD_BOOT
Alison Wang947cee12015-10-15 17:54:40 +080099#ifdef CONFIG_SD_BOOT_QSPI
100#define CONFIG_SYS_FSL_PBL_RCW \
101 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
102#else
103#define CONFIG_SYS_FSL_PBL_RCW \
104 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
105#endif
Alison Wang8415bb62014-12-03 15:00:48 +0800106#define CONFIG_SPL_FRAMEWORK
107#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Sumit Garge7e720c2016-06-14 13:52:40 -0400108
109#ifdef CONFIG_SECURE_BOOT
Sumit Garge7e720c2016-06-14 13:52:40 -0400110/*
111 * HDR would be appended at end of image and copied to DDR along
112 * with U-Boot image.
113 */
Semen Protsenko693d4c92016-11-16 19:19:06 +0200114#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge7e720c2016-06-14 13:52:40 -0400115#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang8415bb62014-12-03 15:00:48 +0800116
117#define CONFIG_SPL_TEXT_BASE 0x10000000
118#define CONFIG_SPL_MAX_SIZE 0x1a000
119#define CONFIG_SPL_STACK 0x1001d000
120#define CONFIG_SPL_PAD_TO 0x1c000
121#define CONFIG_SYS_TEXT_BASE 0x82000000
122
Tang Yuantian99e1bd42015-05-14 17:20:28 +0800123#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
124 CONFIG_SYS_MONITOR_LEN)
Alison Wang8415bb62014-12-03 15:00:48 +0800125#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
126#define CONFIG_SPL_BSS_START_ADDR 0x80100000
127#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge7e720c2016-06-14 13:52:40 -0400128
129#ifdef CONFIG_U_BOOT_HDR_SIZE
130/*
131 * HDR would be appended at end of image and copied to DDR along
132 * with U-Boot image. Here u-boot max. size is 512K. So if binary
133 * size increases then increase this size in case of secure boot as
134 * it uses raw u-boot image instead of fit image.
135 */
136#define CONFIG_SYS_MONITOR_LEN (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
137#else
Alison Wang8415bb62014-12-03 15:00:48 +0800138#define CONFIG_SYS_MONITOR_LEN 0x80000
Sumit Garge7e720c2016-06-14 13:52:40 -0400139#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang8415bb62014-12-03 15:00:48 +0800140#endif
141
Alison Wangd612f0a2014-12-09 17:38:02 +0800142#ifdef CONFIG_QSPI_BOOT
143#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wang947cee12015-10-15 17:54:40 +0800144#endif
145
146#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wangd612f0a2014-12-09 17:38:02 +0800147#define CONFIG_SYS_NO_FLASH
148#endif
149
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800150#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang1c69a512015-04-21 16:04:38 +0800151#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800152#endif
153
154#define CONFIG_NR_DRAM_BANKS 1
155#define PHYS_SDRAM 0x80000000
156#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
157
158#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
159#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
160
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530161#define CONFIG_FSL_CAAM /* Enable CAAM */
162
Alison Wang4c59ab92014-12-09 17:37:49 +0800163#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
164 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800165#define CONFIG_U_QE
166#endif
167
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800168/*
169 * IFC Definitions
170 */
Alison Wang947cee12015-10-15 17:54:40 +0800171#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800172#define CONFIG_FSL_IFC
173#define CONFIG_SYS_FLASH_BASE 0x60000000
174#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
175
176#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
177#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
178 CSPR_PORT_SIZE_16 | \
179 CSPR_MSEL_NOR | \
180 CSPR_V)
181#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
182
183/* NOR Flash Timing Params */
184#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
185 CSOR_NOR_TRHZ_80)
186#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
187 FTIM0_NOR_TEADC(0x5) | \
188 FTIM0_NOR_TAVDS(0x0) | \
189 FTIM0_NOR_TEAHC(0x5))
190#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
191 FTIM1_NOR_TRAD_NOR(0x1A) | \
192 FTIM1_NOR_TSEQRAD_NOR(0x13))
193#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
194 FTIM2_NOR_TCH(0x4) | \
195 FTIM2_NOR_TWP(0x1c) | \
196 FTIM2_NOR_TWPH(0x0e))
197#define CONFIG_SYS_NOR_FTIM3 0
198
199#define CONFIG_FLASH_CFI_DRIVER
200#define CONFIG_SYS_FLASH_CFI
201#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
202#define CONFIG_SYS_FLASH_QUIET_TEST
203#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
204
205#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
206#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
207#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
208#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
209
210#define CONFIG_SYS_FLASH_EMPTY_INFO
211#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
212
213#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800214#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wangd612f0a2014-12-09 17:38:02 +0800215#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800216
217/* CPLD */
218
219#define CONFIG_SYS_CPLD_BASE 0x7fb00000
220#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
221
222#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
223#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
224 CSPR_PORT_SIZE_8 | \
225 CSPR_MSEL_GPCM | \
226 CSPR_V)
227#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
228#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
229 CSOR_NOR_NOR_MODE_AVD_NOR | \
230 CSOR_NOR_TRHZ_80)
231
232/* CPLD Timing parameters for IFC GPCM */
233#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
234 FTIM0_GPCM_TEADC(0xf) | \
235 FTIM0_GPCM_TEAHC(0xf))
236#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
237 FTIM1_GPCM_TRAD(0x3f))
238#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
239 FTIM2_GPCM_TCH(0xf) | \
240 FTIM2_GPCM_TWP(0xff))
241#define CONFIG_SYS_FPGA_FTIM3 0x0
242#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
243#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
244#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
245#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
246#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
247#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
248#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
249#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
250#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
251#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
252#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
253#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
254#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
255#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
256#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
257#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
258
259/*
260 * Serial Port
261 */
Alison Wang55d53ab2015-01-04 15:30:59 +0800262#ifdef CONFIG_LPUART
Alison Wang55d53ab2015-01-04 15:30:59 +0800263#define CONFIG_LPUART_32B_REG
264#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800265#define CONFIG_CONS_INDEX 1
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800266#define CONFIG_SYS_NS16550_SERIAL
Bin Mengf833cd62016-01-13 19:38:59 -0800267#ifndef CONFIG_DM_SERIAL
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800268#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Mengf833cd62016-01-13 19:38:59 -0800269#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800270#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang55d53ab2015-01-04 15:30:59 +0800271#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800272
273#define CONFIG_BAUDRATE 115200
274
275/*
276 * I2C
277 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800278#define CONFIG_SYS_I2C
279#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200280#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
281#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700282#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800283
Alison Wang5175a282014-10-17 15:26:35 +0800284/* EEPROM */
Alison Wang5175a282014-10-17 15:26:35 +0800285#define CONFIG_ID_EEPROM
286#define CONFIG_SYS_I2C_EEPROM_NXID
287#define CONFIG_SYS_EEPROM_BUS_NUM 1
288#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
289#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
290#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
291#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wang5175a282014-10-17 15:26:35 +0800292
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800293/*
294 * MMC
295 */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800296#define CONFIG_FSL_ESDHC
297#define CONFIG_GENERIC_MMC
298
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530299/* SPI */
Alison Wang947cee12015-10-15 17:54:40 +0800300#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530301/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800302#define QSPI0_AMBA_BASE 0x40000000
303#define FSL_QSPI_FLASH_SIZE (1 << 24)
304#define FSL_QSPI_FLASH_NUM 2
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530305
Yao Yuan03d1d562015-09-15 18:28:20 +0800306/* DSPI */
Yao Yuan03d1d562015-09-15 18:28:20 +0800307#endif
308
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530309/* DM SPI */
310#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang9dd3d3c2015-06-27 21:46:13 +0530311#define CONFIG_DM_SPI_FLASH
312#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800313
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800314/*
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800315 * Video
316 */
317#define CONFIG_FSL_DCU_FB
318
319#ifdef CONFIG_FSL_DCU_FB
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800320#define CONFIG_CMD_BMP
Wang Huanb4ecc8c2014-09-05 13:52:50 +0800321#define CONFIG_VIDEO_LOGO
322#define CONFIG_VIDEO_BMP_LOGO
323
324#define CONFIG_FSL_DCU_SII9022A
325#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
326#define CONFIG_SYS_I2C_DVI_ADDR 0x39
327#endif
328
329/*
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800330 * eTSEC
331 */
332#define CONFIG_TSEC_ENET
333
334#ifdef CONFIG_TSEC_ENET
335#define CONFIG_MII
336#define CONFIG_MII_DEFAULT_TSEC 1
337#define CONFIG_TSEC1 1
338#define CONFIG_TSEC1_NAME "eTSEC1"
339#define CONFIG_TSEC2 1
340#define CONFIG_TSEC2_NAME "eTSEC2"
341#define CONFIG_TSEC3 1
342#define CONFIG_TSEC3_NAME "eTSEC3"
343
344#define TSEC1_PHY_ADDR 2
345#define TSEC2_PHY_ADDR 0
346#define TSEC3_PHY_ADDR 1
347
348#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
349#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
350#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
351
352#define TSEC1_PHYIDX 0
353#define TSEC2_PHYIDX 0
354#define TSEC3_PHYIDX 0
355
356#define CONFIG_ETHPRIME "eTSEC1"
357
358#define CONFIG_PHY_GIGE
359#define CONFIG_PHYLIB
360#define CONFIG_PHY_ATHEROS
361
362#define CONFIG_HAS_ETH0
363#define CONFIG_HAS_ETH1
364#define CONFIG_HAS_ETH2
365#endif
366
Minghuan Lianda419022014-10-31 13:43:44 +0800367/* PCIe */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400368#define CONFIG_PCIE1 /* PCIE controller 1 */
369#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800370
Minghuan Lian180b8682015-01-21 17:29:19 +0800371#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800372#define CONFIG_PCI_SCAN_SHOW
373#define CONFIG_CMD_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800374#endif
375
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800376#define CONFIG_CMDLINE_TAG
377#define CONFIG_CMDLINE_EDITING
Alison Wang8415bb62014-12-03 15:00:48 +0800378
Xiubo Li1a2826f2014-11-21 17:40:57 +0800379#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800380#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800381#define CONFIG_SMP_PEN_ADDR 0x01ee0200
382#define CONFIG_TIMER_CLK_FREQ 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800383
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800384#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800385#define HWCONFIG_BUFFER_SIZE 256
386
387#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800388
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800389
Alison Wang55d53ab2015-01-04 15:30:59 +0800390#ifdef CONFIG_LPUART
391#define CONFIG_EXTRA_ENV_SETTINGS \
392 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800393 "initrd_high=0xffffffff\0" \
394 "fdt_high=0xffffffff\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800395#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800396#define CONFIG_EXTRA_ENV_SETTINGS \
397 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang7ff71662015-10-26 14:08:28 +0800398 "initrd_high=0xffffffff\0" \
399 "fdt_high=0xffffffff\0"
Alison Wang55d53ab2015-01-04 15:30:59 +0800400#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800401
402/*
403 * Miscellaneous configurable options
404 */
405#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800406#define CONFIG_AUTO_COMPLETE
407#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
408#define CONFIG_SYS_PBSIZE \
409 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
410#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
411#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
412
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800413#define CONFIG_SYS_MEMTEST_START 0x80000000
414#define CONFIG_SYS_MEMTEST_END 0x9fffffff
415
416#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800417
Xiubo Li660673a2014-11-21 17:40:59 +0800418#define CONFIG_LS102XA_STREAM_ID
419
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800420/*
421 * Stack sizes
422 * The stack sizes are set up in start.S using the settings below
423 */
424#define CONFIG_STACKSIZE (30 * 1024)
425
426#define CONFIG_SYS_INIT_SP_OFFSET \
427 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
428#define CONFIG_SYS_INIT_SP_ADDR \
429 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
430
Alison Wang8415bb62014-12-03 15:00:48 +0800431#ifdef CONFIG_SPL_BUILD
432#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
433#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800434#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang8415bb62014-12-03 15:00:48 +0800435#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800436
Zhao Qiang713bf942015-09-16 16:20:42 +0800437#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiangeaa859e2014-09-26 16:25:33 +0800438
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800439/*
440 * Environment
441 */
442#define CONFIG_ENV_OVERWRITE
443
Alison Wang8415bb62014-12-03 15:00:48 +0800444#if defined(CONFIG_SD_BOOT)
445#define CONFIG_ENV_OFFSET 0x100000
446#define CONFIG_ENV_IS_IN_MMC
447#define CONFIG_SYS_MMC_ENV_DEV 0
448#define CONFIG_ENV_SIZE 0x20000
Alison Wangd612f0a2014-12-09 17:38:02 +0800449#elif defined(CONFIG_QSPI_BOOT)
450#define CONFIG_ENV_IS_IN_SPI_FLASH
451#define CONFIG_ENV_SIZE 0x2000
452#define CONFIG_ENV_OFFSET 0x100000
453#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8415bb62014-12-03 15:00:48 +0800454#else
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800455#define CONFIG_ENV_IS_IN_FLASH
456#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
457#define CONFIG_ENV_SIZE 0x20000
458#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang8415bb62014-12-03 15:00:48 +0800459#endif
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800460
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530461#define CONFIG_MISC_INIT_R
462
463/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530464#ifdef CONFIG_FSL_CAAM
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530465#define CONFIG_CMD_HASH
466#define CONFIG_SHA_HW_ACCEL
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530467#endif
468
469#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800470#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530471
Wang Huanc8a7d9d2014-09-05 13:52:45 +0800472#endif