blob: d0924109d55d8cb9928d73f805355d433bedc168 [file] [log] [blame]
Wang Huan550e3dc2014-09-05 13:52:44 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhangaeb901f2016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng340848b2015-06-04 12:01:09 +080011
Hongbo Zhang32886282016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu18fb0e32015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huan550e3dc2014-09-05 13:52:44 +080015
Wang Huan550e3dc2014-09-05 13:52:44 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Wang Huan550e3dc2014-09-05 13:52:44 +080017
tang yuantian41ba57d2014-12-17 12:58:05 +080018#define CONFIG_DEEP_SLEEP
tang yuantian41ba57d2014-12-17 12:58:05 +080019
Wang Huan550e3dc2014-09-05 13:52:44 +080020/*
21 * Size of malloc() pool
22 */
23#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
24
25#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
26#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
27
Wang Huan550e3dc2014-09-05 13:52:44 +080028#ifndef __ASSEMBLY__
29unsigned long get_board_sys_clk(void);
30unsigned long get_board_ddr_clk(void);
31#endif
32
Alison Wang70097022016-02-02 15:16:23 +080033#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wangd612f0a2014-12-09 17:38:02 +080034#define CONFIG_SYS_CLK_FREQ 100000000
35#define CONFIG_DDR_CLK_FREQ 100000000
36#define CONFIG_QIXIS_I2C_ACCESS
37#else
Wang Huan550e3dc2014-09-05 13:52:44 +080038#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
39#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Alison Wangd612f0a2014-12-09 17:38:02 +080040#endif
Wang Huan550e3dc2014-09-05 13:52:44 +080041
Alison Wang86949c22014-12-03 15:00:47 +080042#ifdef CONFIG_RAMBOOT_PBL
43#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
44#endif
45
46#ifdef CONFIG_SD_BOOT
Alison Wang70097022016-02-02 15:16:23 +080047#ifdef CONFIG_SD_BOOT_QSPI
48#define CONFIG_SYS_FSL_PBL_RCW \
49 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
50#else
51#define CONFIG_SYS_FSL_PBL_RCW \
52 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
53#endif
Alison Wang86949c22014-12-03 15:00:47 +080054
55#define CONFIG_SPL_TEXT_BASE 0x10000000
56#define CONFIG_SPL_MAX_SIZE 0x1a000
57#define CONFIG_SPL_STACK 0x1001d000
58#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang86949c22014-12-03 15:00:47 +080059
tang yuantian41ba57d2014-12-17 12:58:05 +080060#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
61 CONFIG_SYS_MONITOR_LEN)
Alison Wang86949c22014-12-03 15:00:47 +080062#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
63#define CONFIG_SPL_BSS_START_ADDR 0x80100000
64#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang7ee52af2015-10-30 22:45:38 +080065#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang86949c22014-12-03 15:00:47 +080066#endif
67
Alison Wang8ab967b2014-12-09 17:38:14 +080068#ifdef CONFIG_NAND_BOOT
69#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
Alison Wang8ab967b2014-12-09 17:38:14 +080070
71#define CONFIG_SPL_TEXT_BASE 0x10000000
72#define CONFIG_SPL_MAX_SIZE 0x1a000
73#define CONFIG_SPL_STACK 0x1001d000
74#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang8ab967b2014-12-09 17:38:14 +080075
76#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
77#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
78#define CONFIG_SYS_NAND_PAGE_SIZE 2048
79#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
80#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
81
82#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
83#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
84#define CONFIG_SPL_BSS_START_ADDR 0x80100000
85#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
86#define CONFIG_SYS_MONITOR_LEN 0x80000
87#endif
88
Wang Huan550e3dc2014-09-05 13:52:44 +080089#define CONFIG_NR_DRAM_BANKS 1
90
91#define CONFIG_DDR_SPD
92#define SPD_EEPROM_ADDRESS 0x51
93#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huan550e3dc2014-09-05 13:52:44 +080094
95#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
York Sunc7eae7f2014-09-11 13:32:07 -070096#ifndef CONFIG_SYS_FSL_DDR4
York Sunc7eae7f2014-09-11 13:32:07 -070097#define CONFIG_SYS_DDR_RAW_TIMING
98#endif
Wang Huan550e3dc2014-09-05 13:52:44 +080099#define CONFIG_DIMM_SLOTS_PER_CTLR 1
100#define CONFIG_CHIP_SELECTS_PER_CTRL 4
101
102#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
103#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
104
105#define CONFIG_DDR_ECC
106#ifdef CONFIG_DDR_ECC
107#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
108#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
109#endif
110
Alison Wang4c59ab92014-12-09 17:37:49 +0800111#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
112 !defined(CONFIG_QSPI_BOOT)
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800113#define CONFIG_U_QE
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800114#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800115#endif
116
Wang Huan550e3dc2014-09-05 13:52:44 +0800117/*
118 * IFC Definitions
119 */
Alison Wang70097022016-02-02 15:16:23 +0800120#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huan550e3dc2014-09-05 13:52:44 +0800121#define CONFIG_FSL_IFC
122#define CONFIG_SYS_FLASH_BASE 0x60000000
123#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
124
125#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
126#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
127 CSPR_PORT_SIZE_16 | \
128 CSPR_MSEL_NOR | \
129 CSPR_V)
130#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
131#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
132 + 0x8000000) | \
133 CSPR_PORT_SIZE_16 | \
134 CSPR_MSEL_NOR | \
135 CSPR_V)
136#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
137
138#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
139 CSOR_NOR_TRHZ_80)
140#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
141 FTIM0_NOR_TEADC(0x5) | \
142 FTIM0_NOR_TEAHC(0x5))
143#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
144 FTIM1_NOR_TRAD_NOR(0x1a) | \
145 FTIM1_NOR_TSEQRAD_NOR(0x13))
146#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
147 FTIM2_NOR_TCH(0x4) | \
148 FTIM2_NOR_TWPH(0xe) | \
149 FTIM2_NOR_TWP(0x1c))
150#define CONFIG_SYS_NOR_FTIM3 0
151
152#define CONFIG_FLASH_CFI_DRIVER
153#define CONFIG_SYS_FLASH_CFI
154#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
155#define CONFIG_SYS_FLASH_QUIET_TEST
156#define CONFIG_FLASH_SHOW_PROGRESS 45
157#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yao272c5262014-10-17 15:26:34 +0800158#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huan550e3dc2014-09-05 13:52:44 +0800159
160#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
161#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
162#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
163#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
164
165#define CONFIG_SYS_FLASH_EMPTY_INFO
166#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
167 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
168
169/*
170 * NAND Flash Definitions
171 */
172#define CONFIG_NAND_FSL_IFC
173
174#define CONFIG_SYS_NAND_BASE 0x7e800000
175#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
176
177#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
178
179#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
180 | CSPR_PORT_SIZE_8 \
181 | CSPR_MSEL_NAND \
182 | CSPR_V)
183#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
184#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
185 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
186 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
187 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
188 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
189 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
190 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
191
192#define CONFIG_SYS_NAND_ONFI_DETECTION
193
194#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
195 FTIM0_NAND_TWP(0x18) | \
196 FTIM0_NAND_TWCHT(0x7) | \
197 FTIM0_NAND_TWH(0xa))
198#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
199 FTIM1_NAND_TWBE(0x39) | \
200 FTIM1_NAND_TRR(0xe) | \
201 FTIM1_NAND_TRP(0x18))
202#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
203 FTIM2_NAND_TREH(0xa) | \
204 FTIM2_NAND_TWHRE(0x1e))
205#define CONFIG_SYS_NAND_FTIM3 0x0
206
207#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
208#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wang Huan550e3dc2014-09-05 13:52:44 +0800209
210#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Alison Wangd612f0a2014-12-09 17:38:02 +0800211#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800212
213/*
214 * QIXIS Definitions
215 */
216#define CONFIG_FSL_QIXIS
217
218#ifdef CONFIG_FSL_QIXIS
219#define QIXIS_BASE 0x7fb00000
220#define QIXIS_BASE_PHYS QIXIS_BASE
221#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
222#define QIXIS_LBMAP_SWITCH 6
223#define QIXIS_LBMAP_MASK 0x0f
224#define QIXIS_LBMAP_SHIFT 0
225#define QIXIS_LBMAP_DFLTBANK 0x00
226#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhangaeb901f2016-07-21 18:09:38 +0800227#define QIXIS_PWR_CTL 0x21
228#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huan550e3dc2014-09-05 13:52:44 +0800229#define QIXIS_RST_CTL_RESET 0x44
230#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
231#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
232#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhang349cfc92016-08-19 17:20:31 +0800233#define QIXIS_CTL_SYS 0x5
234#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
235#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
236#define QIXIS_RST_FORCE_3 0x45
237#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
238#define QIXIS_PWR_CTL2 0x21
239#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huan550e3dc2014-09-05 13:52:44 +0800240
241#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
242#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
243 CSPR_PORT_SIZE_8 | \
244 CSPR_MSEL_GPCM | \
245 CSPR_V)
246#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
247#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
248 CSOR_NOR_NOR_MODE_AVD_NOR | \
249 CSOR_NOR_TRHZ_80)
250
251/*
252 * QIXIS Timing parameters for IFC GPCM
253 */
254#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
255 FTIM0_GPCM_TEADC(0xe) | \
256 FTIM0_GPCM_TEAHC(0xe))
257#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
258 FTIM1_GPCM_TRAD(0x1f))
259#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
260 FTIM2_GPCM_TCH(0xe) | \
261 FTIM2_GPCM_TWP(0xf0))
262#define CONFIG_SYS_FPGA_FTIM3 0x0
263#endif
264
Alison Wang8ab967b2014-12-09 17:38:14 +0800265#if defined(CONFIG_NAND_BOOT)
266#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
267#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
268#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
269#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
270#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
271#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
272#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
273#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
274#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
275#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
276#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
277#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
278#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
279#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
280#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
281#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
282#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
283#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
284#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
285#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
286#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
287#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
288#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
289#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
290#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
291#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
292#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
293#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
294#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
295#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
296#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
297#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
298#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800299#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
300#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
301#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
302#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
303#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
304#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
305#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
306#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
307#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
308#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
309#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
310#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
311#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
312#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
313#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
314#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
315#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
316#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
317#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
318#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
319#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
320#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
321#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
322#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
323#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
324#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
325#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
326#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
327#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
328#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
329#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
330#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wang8ab967b2014-12-09 17:38:14 +0800331#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800332
333/*
334 * Serial Port
335 */
Alison Wang8fc21212015-01-04 15:30:58 +0800336#ifdef CONFIG_LPUART
Alison Wang8fc21212015-01-04 15:30:58 +0800337#define CONFIG_LPUART_32B_REG
338#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800339#define CONFIG_SYS_NS16550_SERIAL
York Sund83b47b2016-02-08 13:04:17 -0800340#ifndef CONFIG_DM_SERIAL
Wang Huan550e3dc2014-09-05 13:52:44 +0800341#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sund83b47b2016-02-08 13:04:17 -0800342#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800343#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang8fc21212015-01-04 15:30:58 +0800344#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800345
Wang Huan550e3dc2014-09-05 13:52:44 +0800346/*
347 * I2C
348 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800349#define CONFIG_SYS_I2C
350#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)03544c62015-09-21 22:43:38 +0200351#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
352#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf8cb1012015-03-20 10:20:40 -0700353#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800354
355/*
356 * I2C bus multiplexer
357 */
358#define I2C_MUX_PCA_ADDR_PRI 0x77
359#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Lidd048322014-12-16 14:50:33 +0800360#define I2C_MUX_CH_CH7301 0xC
Wang Huan550e3dc2014-09-05 13:52:44 +0800361
362/*
363 * MMC
364 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800365
Haikun Wange5493d42015-06-29 13:08:46 +0530366/* SPI */
Alison Wang70097022016-02-02 15:16:23 +0800367#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wange5493d42015-06-29 13:08:46 +0530368/* QSPI */
Alison Wangd612f0a2014-12-09 17:38:02 +0800369#define QSPI0_AMBA_BASE 0x40000000
370#define FSL_QSPI_FLASH_SIZE (1 << 24)
371#define FSL_QSPI_FLASH_NUM 2
Haikun Wange5493d42015-06-29 13:08:46 +0530372
373/* DSPI */
Haikun Wange5493d42015-06-29 13:08:46 +0530374
375/* DM SPI */
376#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wange5493d42015-06-29 13:08:46 +0530377#define CONFIG_DM_SPI_FLASH
Jagan Teki68124842015-06-27 22:04:55 +0530378#define CONFIG_SPI_FLASH_DATAFLASH
Haikun Wange5493d42015-06-29 13:08:46 +0530379#endif
Alison Wangd612f0a2014-12-09 17:38:02 +0800380#endif
381
Wang Huan550e3dc2014-09-05 13:52:44 +0800382/*
Xiubo Lidd048322014-12-16 14:50:33 +0800383 * Video
384 */
Sanchayan Maityb215fb32017-04-11 11:12:09 +0530385#ifdef CONFIG_VIDEO_FSL_DCU_FB
Xiubo Lidd048322014-12-16 14:50:33 +0800386#define CONFIG_VIDEO_LOGO
387#define CONFIG_VIDEO_BMP_LOGO
388
389#define CONFIG_FSL_DIU_CH7301
390#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
391#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
392#define CONFIG_SYS_I2C_DVI_ADDR 0x75
393#endif
394
395/*
Wang Huan550e3dc2014-09-05 13:52:44 +0800396 * eTSEC
397 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800398
399#ifdef CONFIG_TSEC_ENET
400#define CONFIG_MII
401#define CONFIG_MII_DEFAULT_TSEC 3
402#define CONFIG_TSEC1 1
403#define CONFIG_TSEC1_NAME "eTSEC1"
404#define CONFIG_TSEC2 1
405#define CONFIG_TSEC2_NAME "eTSEC2"
406#define CONFIG_TSEC3 1
407#define CONFIG_TSEC3_NAME "eTSEC3"
408
409#define TSEC1_PHY_ADDR 1
410#define TSEC2_PHY_ADDR 2
411#define TSEC3_PHY_ADDR 3
412
413#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
414#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
415#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
416
417#define TSEC1_PHYIDX 0
418#define TSEC2_PHYIDX 0
419#define TSEC3_PHYIDX 0
420
421#define CONFIG_ETHPRIME "eTSEC1"
422
Wang Huan550e3dc2014-09-05 13:52:44 +0800423#define CONFIG_PHY_REALTEK
424
425#define CONFIG_HAS_ETH0
426#define CONFIG_HAS_ETH1
427#define CONFIG_HAS_ETH2
428
429#define CONFIG_FSL_SGMII_RISER 1
430#define SGMII_RISER_PHY_OFFSET 0x1b
431
432#ifdef CONFIG_FSL_SGMII_RISER
433#define CONFIG_SYS_TBIPA_VALUE 8
434#endif
435
436#endif
Minghuan Lianda419022014-10-31 13:43:44 +0800437
438/* PCIe */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400439#define CONFIG_PCIE1 /* PCIE controller 1 */
440#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Lianda419022014-10-31 13:43:44 +0800441
Minghuan Lian180b8682015-01-21 17:29:19 +0800442#ifdef CONFIG_PCI
Minghuan Lian180b8682015-01-21 17:29:19 +0800443#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian180b8682015-01-21 17:29:19 +0800444#endif
445
Wang Huan550e3dc2014-09-05 13:52:44 +0800446#define CONFIG_CMDLINE_TAG
Alison Wang86949c22014-12-03 15:00:47 +0800447
Xiubo Li1a2826f2014-11-21 17:40:57 +0800448#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu435acd82015-10-26 19:47:41 +0800449#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li1a2826f2014-11-21 17:40:57 +0800450#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywarae4916e82017-02-16 01:20:19 +0000451#define COUNTER_FREQUENCY 12500000
Xiubo Li1a2826f2014-11-21 17:40:57 +0800452
Wang Huan550e3dc2014-09-05 13:52:44 +0800453#define CONFIG_HWCONFIG
Zhuoyu Zhang03c22442015-08-17 18:55:12 +0800454#define HWCONFIG_BUFFER_SIZE 256
455
456#define CONFIG_FSL_DEVICE_DISABLE
Wang Huan550e3dc2014-09-05 13:52:44 +0800457
Wang Huan550e3dc2014-09-05 13:52:44 +0800458
Alison Wang615bfce2017-05-16 10:45:57 +0800459#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiang63e75fd2014-09-26 16:25:32 +0800460
Alison Wang8fc21212015-01-04 15:30:58 +0800461#ifdef CONFIG_LPUART
462#define CONFIG_EXTRA_ENV_SETTINGS \
463 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800464 "fdt_high=0xffffffff\0" \
465 "initrd_high=0xffffffff\0" \
Alison Wang8fc21212015-01-04 15:30:58 +0800466 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
467#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800468#define CONFIG_EXTRA_ENV_SETTINGS \
469 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wang99fe4542015-11-05 11:16:26 +0800470 "fdt_high=0xffffffff\0" \
471 "initrd_high=0xffffffff\0" \
Wang Huan550e3dc2014-09-05 13:52:44 +0800472 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wang8fc21212015-01-04 15:30:58 +0800473#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800474
475/*
476 * Miscellaneous configurable options
477 */
Wang Huan550e3dc2014-09-05 13:52:44 +0800478
Wang Huan550e3dc2014-09-05 13:52:44 +0800479#define CONFIG_SYS_MEMTEST_START 0x80000000
480#define CONFIG_SYS_MEMTEST_END 0x9fffffff
481
482#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huan550e3dc2014-09-05 13:52:44 +0800483
Xiubo Li660673a2014-11-21 17:40:59 +0800484#define CONFIG_LS102XA_STREAM_ID
485
Wang Huan550e3dc2014-09-05 13:52:44 +0800486#define CONFIG_SYS_INIT_SP_OFFSET \
487 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
488#define CONFIG_SYS_INIT_SP_ADDR \
489 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
490
Alison Wang86949c22014-12-03 15:00:47 +0800491#ifdef CONFIG_SPL_BUILD
492#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
493#else
Wang Huan550e3dc2014-09-05 13:52:44 +0800494#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang86949c22014-12-03 15:00:47 +0800495#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800496
497/*
498 * Environment
499 */
500#define CONFIG_ENV_OVERWRITE
501
Alison Wang86949c22014-12-03 15:00:47 +0800502#if defined(CONFIG_SD_BOOT)
Alison Wang615bfce2017-05-16 10:45:57 +0800503#define CONFIG_ENV_OFFSET 0x300000
Alison Wang86949c22014-12-03 15:00:47 +0800504#define CONFIG_SYS_MMC_ENV_DEV 0
505#define CONFIG_ENV_SIZE 0x2000
Alison Wangd612f0a2014-12-09 17:38:02 +0800506#elif defined(CONFIG_QSPI_BOOT)
Alison Wangd612f0a2014-12-09 17:38:02 +0800507#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Alison Wang615bfce2017-05-16 10:45:57 +0800508#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
Alison Wangd612f0a2014-12-09 17:38:02 +0800509#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang8ab967b2014-12-09 17:38:14 +0800510#elif defined(CONFIG_NAND_BOOT)
Alison Wang8ab967b2014-12-09 17:38:14 +0800511#define CONFIG_ENV_SIZE 0x2000
512#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Alison Wang86949c22014-12-03 15:00:47 +0800513#else
Alison Wang615bfce2017-05-16 10:45:57 +0800514#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huan550e3dc2014-09-05 13:52:44 +0800515#define CONFIG_ENV_SIZE 0x2000
516#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang86949c22014-12-03 15:00:47 +0800517#endif
Wang Huan550e3dc2014-09-05 13:52:44 +0800518
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530519#define CONFIG_MISC_INIT_R
520
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530521#include <asm/fsl_secure_boot.h>
Alison Wangcc7b8b92016-01-15 15:29:32 +0800522#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta4ba4a092014-10-15 11:39:06 +0530523
Wang Huan550e3dc2014-09-05 13:52:44 +0800524#endif