blob: b47b414d396de0013f2c192b7d48f916502f8b1c [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Wolfgang Denk2ae18242010-10-06 09:05:45 +020016#ifndef CONFIG_SYS_TEXT_BASE
17#define CONFIG_SYS_TEXT_BASE 0xfff80000
18#endif
19
Kumar Gala8b47d7e2011-01-04 17:57:59 -060020#define CONFIG_SYS_SRIO
21#define CONFIG_SRIO1 /* SRIO port 1 */
22
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050023#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040024#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050025#undef CONFIG_PCI2
26#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000027#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060028#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050029#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050030
31#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050032#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050033#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050034
Jon Loeliger25eedb22008-03-19 15:02:07 -050035#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050036
Jon Loeligerd9b94f22005-07-25 14:05:07 -050037#ifndef __ASSEMBLY__
38extern unsigned long get_clock_freq(void);
39#endif
40#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
41
42/*
43 * These can be toggled for performance analysis, otherwise use default.
44 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050045#define CONFIG_L2_CACHE /* toggle L2 cache */
46#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050047
48/*
49 * Only possible on E500 Version 2 or newer cores.
50 */
51#define CONFIG_ENABLE_36BIT_PHYS 1
52
chenhui zhaob76aef62011-10-13 13:41:00 +080053#ifdef CONFIG_PHYS_64BIT
54#define CONFIG_ADDR_MAP
55#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
56#endif
57
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
59#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050060
Timur Tabie46fedf2011-08-04 18:03:41 -050061#define CONFIG_SYS_CCSRBAR 0xe0000000
62#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050063
Jon Loeligere31d2c12008-03-18 13:51:06 -050064/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050065#undef CONFIG_FSL_DDR_INTERACTIVE
66#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
67#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050068
chenhui zhao867b06f2011-09-06 16:41:19 +000069#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080070#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050071#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
72
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
74#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050075
Jon Loeligere31d2c12008-03-18 13:51:06 -050076#define CONFIG_DIMM_SLOTS_PER_CTLR 1
77#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050078
Jon Loeligere31d2c12008-03-18 13:51:06 -050079/* I2C addresses of SPD EEPROMs */
80#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
81
82/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050083#ifndef CONFIG_SPD_EEPROM
84#error ("CONFIG_SPD_EEPROM is required")
85#endif
86
87#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +080088/*
89 * Physical Address Map
90 *
91 * 32bit:
92 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
93 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
94 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
95 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
96 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
97 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
98 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
99 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
100 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
101 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
102 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
103 *
chenhui zhaob76aef62011-10-13 13:41:00 +0800104 * 36bit:
105 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
106 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
107 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
108 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
109 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
110 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
111 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
112 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
113 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
114 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
115 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
116 *
chenhui zhaofff80972011-10-13 13:40:59 +0800117 */
118
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500119/*
120 * Local Bus Definitions
121 */
122
123/*
124 * FLASH on the Local Bus
125 * Two banks, 8M each, using the CFI driver.
126 * Boot from BR0/OR0 bank at 0xff00_0000
127 * Alternate BR1/OR1 bank at 0xff80_0000
128 *
129 * BR0, BR1:
130 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
131 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
132 * Port Size = 16 bits = BRx[19:20] = 10
133 * Use GPCM = BRx[24:26] = 000
134 * Valid = BRx[31] = 1
135 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500136 * 0 4 8 12 16 20 24 28
137 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
138 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500139 *
140 * OR0, OR1:
141 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
142 * Reserved ORx[17:18] = 11, confusion here?
143 * CSNT = ORx[20] = 1
144 * ACS = half cycle delay = ORx[21:22] = 11
145 * SCY = 6 = ORx[24:27] = 0110
146 * TRLX = use relaxed timing = ORx[29] = 1
147 * EAD = use external address latch delay = OR[31] = 1
148 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500149 * 0 4 8 12 16 20 24 28
150 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500151 */
152
chenhui zhaofff80972011-10-13 13:40:59 +0800153#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800154#ifdef CONFIG_PHYS_64BIT
155#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
156#else
chenhui zhaofff80972011-10-13 13:40:59 +0800157#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800158#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159
chenhui zhaofff80972011-10-13 13:40:59 +0800160#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000161 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800162#define CONFIG_SYS_BR1_PRELIM \
163 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_OR0_PRELIM 0xff806e65
166#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500167
chenhui zhaofff80972011-10-13 13:40:59 +0800168#define CONFIG_SYS_FLASH_BANKS_LIST \
169 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
171#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
172#undef CONFIG_SYS_FLASH_CHECKSUM
173#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500175
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200176#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500177
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200178#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_CFI
180#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500181
chenhui zhao867b06f2011-09-06 16:41:19 +0000182#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500183
184/*
185 * SDRAM on the Local Bus
186 */
chenhui zhaofff80972011-10-13 13:40:59 +0800187#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800188#ifdef CONFIG_PHYS_64BIT
189#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
190#else
chenhui zhaofff80972011-10-13 13:40:59 +0800191#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800192#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500194
195/*
196 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500198 *
199 * For BR2, need:
200 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
201 * port-size = 32-bits = BR2[19:20] = 11
202 * no parity checking = BR2[21:22] = 00
203 * SDRAM for MSEL = BR2[24:26] = 011
204 * Valid = BR[31] = 1
205 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500206 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500207 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
208 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500210 * FIXME: the top 17 bits of BR2.
211 */
212
chenhui zhaofff80972011-10-13 13:40:59 +0800213#define CONFIG_SYS_BR2_PRELIM \
214 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
215 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500216
217/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500219 *
220 * For OR2, need:
221 * 64MB mask for AM, OR2[0:7] = 1111 1100
222 * XAM, OR2[17:18] = 11
223 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500224 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500225 * EAD set for extra time OR[31] = 1
226 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500227 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500228 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
229 */
230
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500232
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
234#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
235#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
236#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500237
238/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500239 * Common settings for all Local Bus SDRAM commands.
240 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500241 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500242 * is OR'ed in too.
243 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500244#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
245 | LSDMR_PRETOACT7 \
246 | LSDMR_ACTTORW7 \
247 | LSDMR_BL8 \
248 | LSDMR_WRC4 \
249 | LSDMR_CL3 \
250 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500251 )
252
253/*
254 * The CADMUS registers are connected to CS3 on CDS.
255 * The new memory map places CADMUS at 0xf8000000.
256 *
257 * For BR3, need:
258 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
259 * port-size = 8-bits = BR[19:20] = 01
260 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500261 * GPMC for MSEL = BR[24:26] = 000
262 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500263 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500264 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500265 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
266 *
267 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500268 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500269 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500270 * CSNT OR[20] = 1
271 * ACS OR[21:22] = 11
272 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500273 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500274 * SETA OR[28] = 0
275 * TRLX OR[29] = 1
276 * EHTR OR[30] = 1
277 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500278 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500279 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500280 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
281 */
282
Jon Loeliger25eedb22008-03-19 15:02:07 -0500283#define CONFIG_FSL_CADMUS
284
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500285#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800286#ifdef CONFIG_PHYS_64BIT
287#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
288#else
chenhui zhaofff80972011-10-13 13:40:59 +0800289#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800290#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800291#define CONFIG_SYS_BR3_PRELIM \
292 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500294
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_INIT_RAM_LOCK 1
296#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200297#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500298
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200299#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500301
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao867b06f2011-09-06 16:41:19 +0000303#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500304
305/* Serial Port */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500306#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_NS16550_SERIAL
308#define CONFIG_SYS_NS16550_REG_SIZE 1
309#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500312 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
313
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
315#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500316
Jon Loeliger20476722006-10-20 15:50:15 -0500317/*
318 * I2C
319 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200320#define CONFIG_SYS_I2C
321#define CONFIG_SYS_I2C_FSL
322#define CONFIG_SYS_FSL_I2C_SPEED 400000
323#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
324#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
325#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500326
Timur Tabie8d18542008-07-18 16:52:23 +0200327/* EEPROM */
328#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_I2C_EEPROM_CCID
330#define CONFIG_SYS_ID_EEPROM
331#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
332#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200333
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500334/*
335 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300336 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500337 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600338#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800339#ifdef CONFIG_PHYS_64BIT
340#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
341#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
342#else
Kumar Gala10795f42008-12-02 16:08:36 -0600343#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600344#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800345#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600347#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600348#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800349#ifdef CONFIG_PHYS_64BIT
350#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
351#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800353#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500355
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500356#ifdef CONFIG_PCIE1
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600357#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600358#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800359#ifdef CONFIG_PHYS_64BIT
360#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
361#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
362#else
Kumar Gala10795f42008-12-02 16:08:36 -0600363#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600364#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800365#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600367#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600368#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800369#ifdef CONFIG_PHYS_64BIT
370#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
371#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800373#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500375#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800376
377/*
378 * RapidIO MMU
379 */
chenhui zhaofff80972011-10-13 13:40:59 +0800380#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800381#ifdef CONFIG_PHYS_64BIT
382#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
383#else
chenhui zhaofff80972011-10-13 13:40:59 +0800384#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800385#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600386#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500387
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700388#ifdef CONFIG_LEGACY
389#define BRIDGE_ID 17
390#define VIA_ID 2
391#else
392#define BRIDGE_ID 28
393#define VIA_ID 4
394#endif
395
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500396#if defined(CONFIG_PCI)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500397#undef CONFIG_EEPRO100
398#undef CONFIG_TULIP
399
chenhui zhao867b06f2011-09-06 16:41:19 +0000400#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500401
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500402#endif /* CONFIG_PCI */
403
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500404#if defined(CONFIG_TSEC_ENET)
405
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500406#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500407#define CONFIG_TSEC1 1
408#define CONFIG_TSEC1_NAME "eTSEC0"
409#define CONFIG_TSEC2 1
410#define CONFIG_TSEC2_NAME "eTSEC1"
411#define CONFIG_TSEC3 1
412#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500413#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500414#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500415#undef CONFIG_MPC85XX_FEC
416
chenhui zhaod3701222011-09-06 16:41:18 +0000417#define CONFIG_PHY_MARVELL
418
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500419#define TSEC1_PHY_ADDR 0
420#define TSEC2_PHY_ADDR 1
421#define TSEC3_PHY_ADDR 2
422#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500423
424#define TSEC1_PHYIDX 0
425#define TSEC2_PHYIDX 0
426#define TSEC3_PHYIDX 0
427#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500428#define TSEC1_FLAGS TSEC_GIGABIT
429#define TSEC2_FLAGS TSEC_GIGABIT
430#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
431#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500432
433/* Options are: eTSEC[0-3] */
434#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500435#endif /* CONFIG_TSEC_ENET */
436
437/*
438 * Environment
439 */
chenhui zhao867b06f2011-09-06 16:41:19 +0000440#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
441#define CONFIG_ENV_ADDR 0xfff80000
442#else
443#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
444#endif
445#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200446#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500447
448#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500450
Jon Loeliger2835e512007-06-13 13:22:08 -0500451/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500452 * BOOTP options
453 */
454#define CONFIG_BOOTP_BOOTFILESIZE
455#define CONFIG_BOOTP_BOOTPATH
456#define CONFIG_BOOTP_GATEWAY
457#define CONFIG_BOOTP_HOSTNAME
458
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500459#undef CONFIG_WATCHDOG /* watchdog disabled */
460
461/*
462 * Miscellaneous configurable options
463 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500465#define CONFIG_CMDLINE_EDITING /* Command-line editing */
466#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500468
469/*
470 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500471 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500472 * the maximum mapped by the Linux kernel during initialization.
473 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500474#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
475#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500476
Jon Loeliger2835e512007-06-13 13:22:08 -0500477#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500478#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500479#endif
480
481/*
482 * Environment Configuration
483 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500484#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500485#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500486#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500487#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500488#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500489#endif
490
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500491#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500492
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500493#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000494#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000495#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500496#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500497
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500498#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500499#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500500#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500501
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500502#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500503
chenhui zhao867b06f2011-09-06 16:41:19 +0000504#define CONFIG_EXTRA_ENV_SETTINGS \
505 "hwconfig=fsl_ddr:ecc=off\0" \
506 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200507 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000508 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200509 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
510 " +$filesize; " \
511 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
512 " +$filesize; " \
513 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
514 " $filesize; " \
515 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
516 " +$filesize; " \
517 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
518 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000519 "consoledev=ttyS1\0" \
520 "ramdiskaddr=2000000\0" \
521 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500522 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000523 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500524
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500525#define CONFIG_NFSBOOTCOMMAND \
526 "setenv bootargs root=/dev/nfs rw " \
527 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500528 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500529 "console=$consoledev,$baudrate $othbootargs;" \
530 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500531 "tftp $fdtaddr $fdtfile;" \
532 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500533
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500534#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500535 "setenv bootargs root=/dev/ram rw " \
536 "console=$consoledev,$baudrate $othbootargs;" \
537 "tftp $ramdiskaddr $ramdiskfile;" \
538 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500539 "tftp $fdtaddr $fdtfile;" \
540 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500541
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500542#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500543
544#endif /* __CONFIG_H */