blob: c21fea3fe1b7d0241f416efa75a0f8dac5cb7d16 [file] [log] [blame]
Vikas Manocha9fa32b12014-11-18 10:42:22 -08001/*
Patrice Chotard1537d382017-10-23 09:53:59 +02002 * Copyright (C) 2014, STMicroelectronics - All Rights Reserved
3 * Author(s): Vikas Manocha, <vikas.manocha@st.com> for STMicroelectronics.
Vikas Manocha9fa32b12014-11-18 10:42:22 -08004 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __CONFIG_STV0991_H
9#define __CONFIG_STV0991_H
Vikas Manocha9fa32b12014-11-18 10:42:22 -080010#define CONFIG_SYS_DCACHE_OFF
Vikas Manocha9fa32b12014-11-18 10:42:22 -080011#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Vikas Manocha2ce4eaf2014-11-18 10:42:23 -080012
Vikas Manocha9fa32b12014-11-18 10:42:22 -080013#define CONFIG_SYS_CORTEX_R4
14
Vikas Manocha9fa32b12014-11-18 10:42:22 -080015/* ram memory-related information */
16#define CONFIG_NR_DRAM_BANKS 1
17#define PHYS_SDRAM_1 0x00000000
18#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
19#define PHYS_SDRAM_1_SIZE 0x00198000
20
21#define CONFIG_ENV_SIZE 0x10000
Vikas Manocha137d5b92015-07-02 18:29:37 -070022#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
23#define CONFIG_ENV_OFFSET 0x30000
Vikas Manocha9fa32b12014-11-18 10:42:22 -080024#define CONFIG_ENV_ADDR \
25 (PHYS_SDRAM_1_SIZE - CONFIG_ENV_SIZE)
Vikas Manocha9fa32b12014-11-18 10:42:22 -080026#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024)
27
Vikas Manocha9fa32b12014-11-18 10:42:22 -080028/* user interface */
Vikas Manochac55e7592014-11-18 10:42:24 -080029#define CONFIG_SYS_CBSIZE 1024
Vikas Manocha9fa32b12014-11-18 10:42:22 -080030
31/* MISC */
32#define CONFIG_SYS_LOAD_ADDR 0x00000000
Vikas Manocha498b7c22014-12-01 12:27:53 -080033#define CONFIG_SYS_INIT_RAM_SIZE 0x8000
Vikas Manocha9fa32b12014-11-18 10:42:22 -080034#define CONFIG_SYS_INIT_RAM_ADDR 0x00190000
35#define CONFIG_SYS_INIT_SP_OFFSET \
36 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Bin Menga1875592016-02-05 19:30:11 -080037/* U-Boot Load Address */
Vikas Manocha9fa32b12014-11-18 10:42:22 -080038#define CONFIG_SYS_TEXT_BASE 0x00010000
39#define CONFIG_SYS_INIT_SP_ADDR \
40 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
41
Vikas Manocha2ce4eaf2014-11-18 10:42:23 -080042/* GMAC related configs */
43
44#define CONFIG_MII
Vikas Manocha2ce4eaf2014-11-18 10:42:23 -080045#define CONFIG_DW_ALTDESCRIPTOR
Vikas Manocha2ce4eaf2014-11-18 10:42:23 -080046
47/* Command support defines */
Vikas Manocha2ce4eaf2014-11-18 10:42:23 -080048#define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
49
Vikas Manochac55e7592014-11-18 10:42:24 -080050#define CONFIG_SYS_MEMTEST_START 0x0000
51#define CONFIG_SYS_MEMTEST_END 1024*1024
Vikas Manochac55e7592014-11-18 10:42:24 -080052
53/* Misc configuration */
54#define CONFIG_SYS_LONGHELP
55#define CONFIG_CMDLINE_EDITING
56
Vikas Manochac55e7592014-11-18 10:42:24 -080057#define CONFIG_BOOTCOMMAND "go 0x40040000"
Stefan Roesed126e012015-05-18 14:08:23 +020058
Vikas Manochae67abca2015-07-02 18:29:41 -070059/*
60+ * QSPI support
61+ */
62#ifdef CONFIG_OF_CONTROL /* QSPI is controlled via DT */
Vikas Manochae67abca2015-07-02 18:29:41 -070063#define CONFIG_CQSPI_REF_CLK ((30/4)/2)*1000*1000
Vikas Manochae67abca2015-07-02 18:29:41 -070064
Vikas Manochae67abca2015-07-02 18:29:41 -070065#endif
66
Vikas Manocha9fa32b12014-11-18 10:42:22 -080067#endif /* __CONFIG_H */