blob: 54e6eef417beed5ee7da671831a4cee239e5881f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright 2015 Freescale Semiconductor
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08004 */
5
6#ifndef __LS1043ARDB_H__
7#define __LS1043ARDB_H__
8
9#include "ls1043a_common.h"
10
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080011#define CONFIG_SYS_CLK_FREQ 100000000
12#define CONFIG_DDR_CLK_FREQ 100000000
13
14#define CONFIG_LAYERSCAPE_NS_ACCESS
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080015
16#define CONFIG_DIMM_SLOTS_PER_CTLR 1
17/* Physical Memory Map */
18#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080019
20#define CONFIG_SYS_SPD_BUS_NUM 0
21
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080022#ifndef CONFIG_SPL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080023#define CONFIG_SYS_DDR_RAW_TIMING
York Sunf5544112017-09-28 08:42:13 -070024#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
25#define CONFIG_FSL_DDR_BIST
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080026#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
27#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
York Sunf5544112017-09-28 08:42:13 -070028#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029
Gong Qianyu3ad44722015-10-26 19:47:53 +080030#ifdef CONFIG_RAMBOOT_PBL
31#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1043ardb/ls1043ardb_pbi.cfg
32#endif
33
34#ifdef CONFIG_NAND_BOOT
35#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_nand.cfg
36#endif
37
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080038#ifdef CONFIG_SD_BOOT
39#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1043ardb/ls1043ardb_rcw_sd.cfg
York Sun23af4842017-09-28 08:42:16 -070040#define CONFIG_CMD_SPL
41#define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000
42#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x10000
43#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x500
44#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 30
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080045#endif
46
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080047/*
48 * NOR Flash Definitions
49 */
50#define CONFIG_SYS_NOR_CSPR_EXT (0x0)
51#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
52#define CONFIG_SYS_NOR_CSPR \
53 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
54 CSPR_PORT_SIZE_16 | \
55 CSPR_MSEL_NOR | \
56 CSPR_V)
57
58/* NOR Flash Timing Params */
59#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
60 CSOR_NOR_TRHZ_80)
61#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
62 FTIM0_NOR_TEADC(0x1) | \
63 FTIM0_NOR_TAVDS(0x0) | \
64 FTIM0_NOR_TEAHC(0xc))
65#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1c) | \
66 FTIM1_NOR_TRAD_NOR(0xb) | \
67 FTIM1_NOR_TSEQRAD_NOR(0x9))
68#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) | \
69 FTIM2_NOR_TCH(0x4) | \
70 FTIM2_NOR_TWPH(0x8) | \
71 FTIM2_NOR_TWP(0x10))
72#define CONFIG_SYS_NOR_FTIM3 0
73#define CONFIG_SYS_IFC_CCR 0x01000000
74
75#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
76#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
77#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
78#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
79
80#define CONFIG_SYS_FLASH_EMPTY_INFO
81#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
82
83#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
84#define CONFIG_SYS_WRITE_SWAPPED_DATA
85
86/*
87 * NAND Flash Definitions
88 */
Sumit Garg4139b172017-03-30 09:52:38 +053089#ifndef SPL_NO_IFC
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080090#define CONFIG_NAND_FSL_IFC
Sumit Garg4139b172017-03-30 09:52:38 +053091#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080092
93#define CONFIG_SYS_NAND_BASE 0x7e800000
94#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
95
96#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
97#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
98 | CSPR_PORT_SIZE_8 \
99 | CSPR_MSEL_NAND \
100 | CSPR_V)
101#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
102#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
103 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
104 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
105 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
106 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
107 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
108 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
109
110#define CONFIG_SYS_NAND_ONFI_DETECTION
111
112#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
113 FTIM0_NAND_TWP(0x18) | \
114 FTIM0_NAND_TWCHT(0x7) | \
115 FTIM0_NAND_TWH(0xa))
116#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
117 FTIM1_NAND_TWBE(0x39) | \
118 FTIM1_NAND_TRR(0xe) | \
119 FTIM1_NAND_TRP(0x18))
120#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
121 FTIM2_NAND_TREH(0xa) | \
122 FTIM2_NAND_TWHRE(0x1e))
123#define CONFIG_SYS_NAND_FTIM3 0x0
124
125#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
126#define CONFIG_SYS_MAX_NAND_DEVICE 1
127#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800128
129#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
130
Gong Qianyu3ad44722015-10-26 19:47:53 +0800131#ifdef CONFIG_NAND_BOOT
132#define CONFIG_SPL_PAD_TO 0x20000 /* block aligned */
133#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530134#define CONFIG_SYS_NAND_U_BOOT_SIZE (1024 << 10)
Gong Qianyu3ad44722015-10-26 19:47:53 +0800135#endif
136
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800137/*
138 * CPLD
139 */
140#define CONFIG_SYS_CPLD_BASE 0x7fb00000
141#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
142
143#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
144#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
145 CSPR_PORT_SIZE_8 | \
146 CSPR_MSEL_GPCM | \
147 CSPR_V)
148#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
149#define CONFIG_SYS_CPLD_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
150 CSOR_NOR_NOR_MODE_AVD_NOR | \
151 CSOR_NOR_TRHZ_80)
152
153/* CPLD Timing parameters for IFC GPCM */
154#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
155 FTIM0_GPCM_TEADC(0xf) | \
156 FTIM0_GPCM_TEAHC(0xf))
157#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
158 FTIM1_GPCM_TRAD(0x3f))
159#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
160 FTIM2_GPCM_TCH(0xf) | \
161 FTIM2_GPCM_TWP(0xff))
162#define CONFIG_SYS_CPLD_FTIM3 0x0
163
164/* IFC Timing Params */
Gong Qianyu3ad44722015-10-26 19:47:53 +0800165#ifdef CONFIG_NAND_BOOT
166#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
167#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
168#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
169#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
170#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
171#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
172#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
173#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
174
175#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
176#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
177#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
178#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
179#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
180#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
181#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
182#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
183#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800184#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
185#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
186#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
187#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
188#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
189#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
190#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
191#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
192
193#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
194#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
195#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
196#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
197#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
198#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
199#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
200#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Gong Qianyu3ad44722015-10-26 19:47:53 +0800201#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800202
203#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
204#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
205#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
206#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
207#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
208#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
209#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
210#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
211
212/* EEPROM */
Sumit Garg4139b172017-03-30 09:52:38 +0530213#ifndef SPL_NO_EEPROM
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800214#define CONFIG_ID_EEPROM
215#define CONFIG_SYS_I2C_EEPROM_NXID
216#define CONFIG_SYS_EEPROM_BUS_NUM 0
217#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
218#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
219#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
220#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Sumit Garg4139b172017-03-30 09:52:38 +0530221#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800222
223/*
224 * Environment
225 */
Sumit Garg4139b172017-03-30 09:52:38 +0530226#ifndef SPL_NO_ENV
Gong Qianyu3ad44722015-10-26 19:47:53 +0800227#define CONFIG_ENV_OVERWRITE
Sumit Garg4139b172017-03-30 09:52:38 +0530228#endif
Gong Qianyu3ad44722015-10-26 19:47:53 +0800229
230#if defined(CONFIG_NAND_BOOT)
Gong Qianyu3ad44722015-10-26 19:47:53 +0800231#define CONFIG_ENV_SIZE 0x2000
Alison Wanga9a5cef2017-05-16 10:45:58 +0800232#define CONFIG_ENV_OFFSET (24 * CONFIG_SYS_NAND_BLOCK_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800233#elif defined(CONFIG_SD_BOOT)
Alison Wanga9a5cef2017-05-16 10:45:58 +0800234#define CONFIG_ENV_OFFSET (3 * 1024 * 1024)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +0800235#define CONFIG_SYS_MMC_ENV_DEV 0
236#define CONFIG_ENV_SIZE 0x2000
Gong Qianyu3ad44722015-10-26 19:47:53 +0800237#else
Alison Wanga9a5cef2017-05-16 10:45:58 +0800238#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800239#define CONFIG_ENV_SECT_SIZE 0x20000
240#define CONFIG_ENV_SIZE 0x20000
Gong Qianyu3ad44722015-10-26 19:47:53 +0800241#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800242
Shaohui Xiee8297342015-10-26 19:47:54 +0800243/* FMan */
Sumit Garg4139b172017-03-30 09:52:38 +0530244#ifndef SPL_NO_FMAN
York Sunc40e6f92017-04-25 08:39:52 -0700245#define AQR105_IRQ_MASK 0x40000000
Shaohui Xiee8297342015-10-26 19:47:54 +0800246
York Sunc40e6f92017-04-25 08:39:52 -0700247#ifdef CONFIG_NET
Shaohui Xiee8297342015-10-26 19:47:54 +0800248#define CONFIG_PHY_VITESSE
249#define CONFIG_PHY_REALTEK
York Sunc40e6f92017-04-25 08:39:52 -0700250#endif
251
252#ifdef CONFIG_SYS_DPAA_FMAN
253#define CONFIG_FMAN_ENET
Shaohui Xiee8297342015-10-26 19:47:54 +0800254
255#define RGMII_PHY1_ADDR 0x1
256#define RGMII_PHY2_ADDR 0x2
257
258#define QSGMII_PORT1_PHY_ADDR 0x4
259#define QSGMII_PORT2_PHY_ADDR 0x5
260#define QSGMII_PORT3_PHY_ADDR 0x6
261#define QSGMII_PORT4_PHY_ADDR 0x7
262
263#define FM1_10GEC1_PHY_ADDR 0x1
264
265#define CONFIG_ETHPRIME "FM1@DTSEC3"
266#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530267#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800268
Po Liubc323b32016-05-18 10:09:38 +0800269/* SATA */
Sumit Garg4139b172017-03-30 09:52:38 +0530270#ifndef SPL_NO_SATA
Po Liubc323b32016-05-18 10:09:38 +0800271#ifndef CONFIG_CMD_EXT2
272#define CONFIG_CMD_EXT2
273#endif
Po Liubc323b32016-05-18 10:09:38 +0800274#define CONFIG_SYS_SCSI_MAX_SCSI_ID 2
275#define CONFIG_SYS_SCSI_MAX_LUN 2
276#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
277 CONFIG_SYS_SCSI_MAX_LUN)
278#define SCSI_VEND_ID 0x1b4b
279#define SCSI_DEV_ID 0x9170
280#define CONFIG_SCSI_DEV_LIST {SCSI_VEND_ID, SCSI_DEV_ID}
Sumit Garg4139b172017-03-30 09:52:38 +0530281#endif
Po Liubc323b32016-05-18 10:09:38 +0800282
Aneesh Bansal9711f522015-12-08 13:54:29 +0530283#include <asm/fsl_secure_boot.h>
284
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800285#endif /* __LS1043ARDB_H__ */