Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 2 | /* |
Jens Scharsig | eb0b43f | 2012-05-02 00:57:08 +0000 | [diff] [blame] | 3 | * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123) |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 4 | * |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 5 | * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de> |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 6 | */ |
| 7 | |
Jens Scharsig | eb0b43f | 2012-05-02 00:57:08 +0000 | [diff] [blame] | 8 | #ifndef _CONFIG_EB_CPU5282_H_ |
| 9 | #define _CONFIG_EB_CPU5282_H_ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 10 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 11 | #undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP |
Wolfgang Denk | b1d7135 | 2006-06-10 22:00:40 +0200 | [diff] [blame] | 12 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 13 | /*----------------------------------------------------------------------* |
| 14 | * High Level Configuration Options (easy to change) * |
| 15 | *----------------------------------------------------------------------*/ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 16 | |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 17 | #define CONFIG_MISC_INIT_R |
| 18 | |
TsiChungLiew | 870470d | 2007-08-15 19:55:10 -0500 | [diff] [blame] | 19 | #define CONFIG_MCFUART |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 20 | #define CONFIG_SYS_UART_PORT (0) |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 21 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 22 | #undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 23 | |
| 24 | #define CONFIG_BOOTCOMMAND "printenv" |
| 25 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 26 | /*----------------------------------------------------------------------* |
| 27 | * Options * |
| 28 | *----------------------------------------------------------------------*/ |
| 29 | |
| 30 | #define CONFIG_BOOT_RETRY_TIME -1 |
| 31 | #define CONFIG_RESET_TO_RETRY |
| 32 | #define CONFIG_SPLASH_SCREEN |
| 33 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 34 | #define CONFIG_HW_WATCHDOG |
| 35 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 36 | #define STATUS_LED_ACTIVE 0 |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 37 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 38 | /*----------------------------------------------------------------------* |
| 39 | * Configuration for environment * |
| 40 | * Environment is in the second sector of the first 256k of flash * |
| 41 | *----------------------------------------------------------------------*/ |
| 42 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 43 | #define CONFIG_ENV_ADDR 0xFF040000 |
| 44 | #define CONFIG_ENV_SECT_SIZE 0x00020000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 45 | |
Jon Loeliger | dcaa715 | 2007-07-07 20:56:05 -0500 | [diff] [blame] | 46 | /* |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 47 | * BOOTP options |
| 48 | */ |
| 49 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 50 | |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 51 | /* |
Jon Loeliger | dcaa715 | 2007-07-07 20:56:05 -0500 | [diff] [blame] | 52 | * Command line configuration. |
| 53 | */ |
Jon Loeliger | dcaa715 | 2007-07-07 20:56:05 -0500 | [diff] [blame] | 54 | |
TsiChung Liew | 0e0c435 | 2008-07-09 15:21:44 -0500 | [diff] [blame] | 55 | #define CONFIG_MCFTMR |
| 56 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 58 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 59 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_LOAD_ADDR 0x20000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 61 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | #define CONFIG_SYS_MEMTEST_START 0x100000 |
| 63 | #define CONFIG_SYS_MEMTEST_END 0x400000 |
| 64 | /*#define CONFIG_SYS_DRAM_TEST 1 */ |
| 65 | #undef CONFIG_SYS_DRAM_TEST |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 66 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 67 | /*----------------------------------------------------------------------* |
| 68 | * Clock and PLL Configuration * |
| 69 | *----------------------------------------------------------------------*/ |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 70 | #define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 71 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 72 | /* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 73 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 74 | #define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */ |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 75 | #define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 76 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 77 | /*----------------------------------------------------------------------* |
| 78 | * Network * |
| 79 | *----------------------------------------------------------------------*/ |
| 80 | |
| 81 | #define CONFIG_MCFFEC |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 82 | #define CONFIG_MII 1 |
| 83 | #define CONFIG_MII_INIT 1 |
| 84 | #define CONFIG_SYS_DISCOVER_PHY |
| 85 | #define CONFIG_SYS_RX_ETH_BUFFER 8 |
| 86 | #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
| 87 | |
| 88 | #define CONFIG_SYS_FEC0_PINMUX 0 |
| 89 | #define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE |
| 90 | #define MCFFEC_TOUT_LOOP 50000 |
| 91 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 92 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
| 93 | |
| 94 | /*------------------------------------------------------------------------- |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 95 | * Low Level Configuration Settings |
| 96 | * (address mappings, register initial values, etc.) |
| 97 | * You should know what you are doing if you make changes here. |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 98 | *-----------------------------------------------------------------------*/ |
| 99 | |
| 100 | #define CONFIG_SYS_MBAR 0x40000000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 101 | |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 102 | /*----------------------------------------------------------------------- |
| 103 | * Definitions for initial stack pointer and data area (in DPRAM) |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 104 | *-----------------------------------------------------------------------*/ |
| 105 | |
| 106 | #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 107 | #define CONFIG_SYS_INIT_RAM_SIZE 0x10000 |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 109 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 111 | |
| 112 | /*----------------------------------------------------------------------- |
| 113 | * Start addresses for the final memory configuration |
| 114 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 115 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 116 | */ |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 117 | #define CONFIG_SYS_SDRAM_BASE0 0x00000000 |
| 118 | #define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 119 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 120 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0 |
| 121 | #define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 122 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_MONITOR_LEN 0x20000 |
Jens Scharsig (BuS Elektronik) | 8c89443 | 2013-09-23 08:26:41 +0200 | [diff] [blame] | 124 | #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 126 | |
| 127 | /* |
| 128 | * For booting Linux, the board info and command line data |
| 129 | * have to be in the first 8 MB of memory, since this is |
| 130 | * the maximum mapped by the Linux kernel during initialization ?? |
| 131 | */ |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 133 | |
| 134 | /*----------------------------------------------------------------------- |
| 135 | * FLASH organization |
| 136 | */ |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 137 | #define CONFIG_FLASH_SHOW_PROGRESS 45 |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 138 | |
| 139 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
| 140 | #define CONFIG_SYS_INT_FLASH_BASE 0xF0000000 |
| 141 | #define CONFIG_SYS_INT_FLASH_ENABLE 0x21 |
| 142 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 143 | #define CONFIG_SYS_MAX_FLASH_SECT 128 |
| 144 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 145 | #define CONFIG_SYS_FLASH_ERASE_TOUT 10000000 |
| 146 | #define CONFIG_SYS_FLASH_PROTECTION |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 147 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 148 | #define CONFIG_SYS_FLASH_CFI |
| 149 | #define CONFIG_FLASH_CFI_DRIVER |
| 150 | #define CONFIG_SYS_FLASH_SIZE 16*1024*1024 |
| 151 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
| 152 | |
| 153 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
| 154 | |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 155 | /*----------------------------------------------------------------------- |
| 156 | * Cache Configuration |
| 157 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_CACHELINE_SIZE 16 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 159 | |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 160 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 161 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 162 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 163 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 164 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM) |
| 165 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ |
| 166 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 167 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 168 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \ |
| 169 | CF_CACR_CEIB | CF_CACR_DBWE | \ |
| 170 | CF_CACR_EUSP) |
| 171 | |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 172 | /*----------------------------------------------------------------------- |
| 173 | * Memory bank definitions |
| 174 | */ |
| 175 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 176 | #define CONFIG_SYS_CS0_BASE 0xFF000000 |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 177 | #define CONFIG_SYS_CS0_CTRL 0x00001980 |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 178 | #define CONFIG_SYS_CS0_MASK 0x00FF0001 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 179 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 180 | #define CONFIG_SYS_CS2_BASE 0xE0000000 |
| 181 | #define CONFIG_SYS_CS2_CTRL 0x00001980 |
| 182 | #define CONFIG_SYS_CS2_MASK 0x000F0001 |
| 183 | |
| 184 | #define CONFIG_SYS_CS3_BASE 0xE0100000 |
| 185 | #define CONFIG_SYS_CS3_CTRL 0x00001980 |
TsiChung Liew | 012522f | 2008-10-21 10:03:07 +0000 | [diff] [blame] | 186 | #define CONFIG_SYS_CS3_MASK 0x000F0001 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 187 | |
| 188 | /*----------------------------------------------------------------------- |
| 189 | * Port configuration |
| 190 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 191 | #define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */ |
| 192 | #define CONFIG_SYS_PADDR 0x0000000 |
| 193 | #define CONFIG_SYS_PADAT 0x0000000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 194 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */ |
| 196 | #define CONFIG_SYS_PBDDR 0x0000000 |
| 197 | #define CONFIG_SYS_PBDAT 0x0000000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 198 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */ |
| 200 | #define CONFIG_SYS_PCDDR 0x0000000 |
| 201 | #define CONFIG_SYS_PCDAT 0x0000000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 202 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */ |
| 204 | #define CONFIG_SYS_PCDDR 0x0000000 |
| 205 | #define CONFIG_SYS_PCDAT 0x0000000 |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 206 | |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 207 | #define CONFIG_SYS_PASPAR 0x0F0F |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_PEHLPAR 0xC0 |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_PUAPAR 0x0F |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_DDRUA 0x05 |
| 211 | #define CONFIG_SYS_PJPAR 0xFF |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 212 | |
| 213 | /*----------------------------------------------------------------------- |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 214 | * I2C |
| 215 | */ |
| 216 | |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_I2C |
| 218 | #define CONFIG_SYS_I2C_FSL |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 219 | |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300 |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 221 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
| 222 | |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 223 | #define CONFIG_SYS_FSL_I2C_SPEED 100000 |
| 224 | #define CONFIG_SYS_FSL_I2C_SLAVE 0 |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 225 | |
| 226 | #ifdef CONFIG_CMD_DATE |
| 227 | #define CONFIG_RTC_DS1338 |
| 228 | #define CONFIG_I2C_RTC_ADDR 0x68 |
| 229 | #endif |
| 230 | |
| 231 | /*----------------------------------------------------------------------- |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 232 | * VIDEO configuration |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 233 | */ |
| 234 | |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 235 | #ifdef CONFIG_VIDEO |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 236 | #define CONFIG_VIDEO_VCXK 1 |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 237 | |
| 238 | #define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2 |
| 239 | #define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1 |
Jens Scharsig (BuS Elektronik) | d858c33 | 2012-10-30 00:46:05 +0000 | [diff] [blame] | 240 | #define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE |
Jens Scharsig | 35cf3b5 | 2009-07-24 10:31:48 +0200 | [diff] [blame] | 241 | |
| 242 | #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT |
| 243 | #define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR |
| 244 | #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001 |
| 245 | |
| 246 | #define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT |
| 247 | #define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR |
| 248 | #define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002 |
| 249 | |
| 250 | #define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT |
| 251 | #define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR |
| 252 | #define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004 |
| 253 | |
| 254 | #define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE |
| 255 | #define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE |
| 256 | #define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2 |
| 257 | |
| 258 | #endif /* CONFIG_VIDEO */ |
Heiko Schocher | 9acb626 | 2006-04-20 08:42:42 +0200 | [diff] [blame] | 259 | #endif /* _CONFIG_M5282EVB_H */ |
| 260 | /*---------------------------------------------------------------------*/ |