blob: a49e839463b8c9e2751d3cd3a9f83202fde831fb [file] [log] [blame]
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09001/*
2 * Configuation settings for the Renesas Technology R0P7785LC0011RL board
3 *
4 * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +09007 */
8
9#ifndef __SH7785LCR_H
10#define __SH7785LCR_H
11
12#undef DEBUG
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090013#define CONFIG_CPU_SH7785 1
14#define CONFIG_SH7785LCR 1
15
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090016#define CONFIG_CMD_PCI
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090017#define CONFIG_CMD_SDRAM
Nobuhiro Iwamatsu93752532010-12-08 14:00:24 +090018#define CONFIG_CMD_SH_ZIMAGEBOOT
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090019
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090020#define CONFIG_DOS_PARTITION
21#define CONFIG_MAC_PARTITION
22
23#define CONFIG_BAUDRATE 115200
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090024#define CONFIG_BOOTARGS "console=ttySC1,115200 root=/dev/nfs ip=dhcp"
25
26#define CONFIG_EXTRA_ENV_SETTINGS \
27 "bootdevice=0:1\0" \
28 "usbload=usb reset;usbboot;usb stop;bootm\0"
29
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090030#undef CONFIG_SHOW_BOOT_PROGRESS
31
32/* MEMORY */
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090033#if defined(CONFIG_SH_32BIT)
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090034#define CONFIG_SYS_TEXT_BASE 0x8FF80000
Nobuhiro Iwamatsu915d6b72010-10-05 16:58:05 +090035/* 0x40000000 - 0x47FFFFFF does not use */
36#define CONFIG_SH_SDRAM_OFFSET (0x8000000)
37#define SH7785LCR_SDRAM_PHYS_BASE (0x40000000 + CONFIG_SH_SDRAM_OFFSET)
38#define SH7785LCR_SDRAM_BASE (0x80000000 + CONFIG_SH_SDRAM_OFFSET)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090039#define SH7785LCR_SDRAM_SIZE (384 * 1024 * 1024)
40#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
41#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
42#define SH7785LCR_USB_BASE (0xa6000000)
43#else
Nobuhiro Iwamatsu59272c62011-01-17 21:02:16 +090044#define CONFIG_SYS_TEXT_BASE 0x0FF80000
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090045#define SH7785LCR_SDRAM_BASE (0x08000000)
46#define SH7785LCR_SDRAM_SIZE (128 * 1024 * 1024)
47#define SH7785LCR_FLASH_BASE_1 (0xa0000000)
48#define SH7785LCR_FLASH_BANK_SIZE (64 * 1024 * 1024)
49#define SH7785LCR_USB_BASE (0xb4000000)
Yoshihiro Shimodaada93182009-03-03 15:11:17 +090050#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090051
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_CBSIZE 256
54#define CONFIG_SYS_PBSIZE 256
55#define CONFIG_SYS_MAXARGS 16
56#define CONFIG_SYS_BARGSIZE 512
57#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090058
59/* SCIF */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090060#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090061#define CONFIG_CONS_SCIF1 1
62#define CONFIG_SCIF_EXT_CLOCK 1
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090063
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_MEMTEST_START (SH7785LCR_SDRAM_BASE)
65#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090066 (SH7785LCR_SDRAM_SIZE) - \
67 4 * 1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#undef CONFIG_SYS_ALT_MEMTEST
69#undef CONFIG_SYS_MEMTEST_SCRATCH
70#undef CONFIG_SYS_LOADS_BAUD_CHANGE
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090071
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072#define CONFIG_SYS_SDRAM_BASE (SH7785LCR_SDRAM_BASE)
73#define CONFIG_SYS_SDRAM_SIZE (SH7785LCR_SDRAM_SIZE)
74#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090075
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_MONITOR_BASE (SH7785LCR_FLASH_BASE_1)
77#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
78#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090080
81/* FLASH */
Nobuhiro Iwamatsu1c981722008-08-28 14:53:31 +090082#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_FLASH_CFI
84#undef CONFIG_SYS_FLASH_QUIET_TEST
85#define CONFIG_SYS_FLASH_EMPTY_INFO
86#define CONFIG_SYS_FLASH_BASE (SH7785LCR_FLASH_BASE_1)
87#define CONFIG_SYS_MAX_FLASH_SECT 512
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090088
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_MAX_FLASH_BANKS 1
90#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + \
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090091 (0 * SH7785LCR_FLASH_BANK_SIZE) }
92
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
94#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
95#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
96#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +090097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#undef CONFIG_SYS_FLASH_PROTECTION
99#undef CONFIG_SYS_DIRECT_FLASH_TFTP
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900100
101/* R8A66597 */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900102#define CONFIG_USB_R8A66597_HCD
103#define CONFIG_R8A66597_BASE_ADDR SH7785LCR_USB_BASE
104#define CONFIG_R8A66597_XTAL 0x0000 /* 12MHz */
105#define CONFIG_R8A66597_LDRV 0x8000 /* 3.3V */
106#define CONFIG_R8A66597_ENDIAN 0x0000 /* little */
107
108/* PCI Controller */
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900109#define CONFIG_SH4_PCI
110#define CONFIG_SH7780_PCI
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900111#if defined(CONFIG_SH_32BIT)
112#define CONFIG_SH7780_PCI_LSR 0x1ff00001
113#define CONFIG_SH7780_PCI_LAR 0x5f000000
114#define CONFIG_SH7780_PCI_BAR 0x5f000000
115#else
Yoshihiro Shimoda06b18162009-02-25 14:26:42 +0900116#define CONFIG_SH7780_PCI_LSR 0x07f00001
117#define CONFIG_SH7780_PCI_LAR CONFIG_SYS_SDRAM_SIZE
118#define CONFIG_SH7780_PCI_BAR CONFIG_SYS_SDRAM_SIZE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900119#endif
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900120#define CONFIG_PCI_SCAN_SHOW 1
121
122#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
123#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
124#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
125
126#define CONFIG_PCI_IO_BUS 0xFE200000 /* IO space base address */
127#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
128#define CONFIG_PCI_IO_SIZE 0x00200000 /* Size of IO window */
129
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900130#if defined(CONFIG_SH_32BIT)
131#define CONFIG_PCI_SYS_PHYS SH7785LCR_SDRAM_PHYS_BASE
132#else
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900133#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodaada93182009-03-03 15:11:17 +0900134#endif
135#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimodab3061b42009-02-25 14:26:55 +0900136#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
137
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900138/* ENV setting */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200139#define CONFIG_ENV_IS_IN_FLASH
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900140#define CONFIG_ENV_OVERWRITE 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200141#define CONFIG_ENV_SECT_SIZE (256 * 1024)
142#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
144#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200145#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900146
147/* Board Clock */
148/* The SCIF used external clock. system clock only used timer. */
149#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +0900150#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
151#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +0200152#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu0d53a472008-08-31 22:45:08 +0900153
154#endif /* __SH7785LCR_H */