Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 2 | /* |
| 3 | * include/configs/ulcb.h |
| 4 | * This file is ULCB board configuration. |
| 5 | * |
| 6 | * Copyright (C) 2017 Renesas Electronics Corporation |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __ULCB_H |
| 10 | #define __ULCB_H |
| 11 | |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 12 | #include "rcar-gen3-common.h" |
| 13 | |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 14 | /* Ethernet RAVB */ |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 15 | #define CONFIG_BITBANGMII |
| 16 | #define CONFIG_BITBANGMII_MULTI |
| 17 | |
| 18 | /* Board Clock */ |
| 19 | /* XTAL_CLK : 33.33MHz */ |
Marek Vasut | 61e2ff8 | 2017-11-27 06:38:12 +0100 | [diff] [blame] | 20 | #define CONFIG_SYS_CLK_FREQ 33333333u |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 21 | |
| 22 | /* Generic Timer Definitions (use in assembler source) */ |
| 23 | #define COUNTER_FREQUENCY 0xFE502A /* 16.66MHz from CPclk */ |
| 24 | |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 25 | /* Environment in eMMC, at the end of 2nd "boot sector" */ |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 26 | #define CONFIG_ENV_OFFSET (-CONFIG_ENV_SIZE) |
| 27 | #define CONFIG_SYS_MMC_ENV_DEV 1 |
| 28 | #define CONFIG_SYS_MMC_ENV_PART 2 |
| 29 | |
Marek Vasut | bd39050 | 2017-07-21 23:15:21 +0200 | [diff] [blame] | 30 | #endif /* __ULCB_H */ |