wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2004 Picture Elements, Inc. |
| 3 | * Stephen Williams (XXXXXXXXXXXXXXXX) |
| 4 | * |
| 5 | * This source code is free software; you can redistribute it |
| 6 | * and/or modify it in source code form under the terms of the GNU |
| 7 | * General Public License as published by the Free Software |
| 8 | * Foundation; either version 2 of the License, or (at your option) |
| 9 | * any later version. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA |
| 19 | */ |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 20 | |
| 21 | /* |
| 22 | * The Xilinx SystemACE chip support is activated by defining |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 23 | * CONFIG_SYSTEMACE to turn on support, and CONFIG_SYS_SYSTEMACE_BASE |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 24 | * to set the base address of the device. This code currently |
| 25 | * assumes that the chip is connected via a byte-wide bus. |
| 26 | * |
| 27 | * The CONFIG_SYSTEMACE also adds to fat support the device class |
| 28 | * "ace" that allows the user to execute "fatls ace 0" and the |
| 29 | * like. This works by making the systemace_get_dev function |
| 30 | * available to cmd_fat.c:get_dev and filling in a block device |
| 31 | * description that has all the bits needed for FAT support to |
| 32 | * read sectors. |
Wolfgang Denk | 8f79e4c | 2005-08-10 15:14:32 +0200 | [diff] [blame] | 33 | * |
Wolfgang Denk | fe599e1 | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 34 | * According to Xilinx technical support, before accessing the |
| 35 | * SystemACE CF you need to set the following control bits: |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 36 | * FORCECFGMODE : 1 |
| 37 | * CFGMODE : 0 |
| 38 | * CFGSTART : 0 |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 39 | */ |
| 40 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 41 | #include <common.h> |
| 42 | #include <command.h> |
| 43 | #include <systemace.h> |
| 44 | #include <part.h> |
| 45 | #include <asm/io.h> |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 46 | |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 47 | /* |
| 48 | * The ace_readw and writew functions read/write 16bit words, but the |
| 49 | * offset value is the BYTE offset as most used in the Xilinx |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 50 | * datasheet for the SystemACE chip. The CONFIG_SYS_SYSTEMACE_BASE is defined |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 51 | * to be the base address for the chip, usually in the local |
| 52 | * peripheral bus. |
| 53 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 54 | #if (CONFIG_SYS_SYSTEMACE_WIDTH == 8) |
wdenk | a5bbcc3 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 55 | #if !defined(__BIG_ENDIAN) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 56 | #define ace_readw(off) ((readb(CONFIG_SYS_SYSTEMACE_BASE+off)<<8) | \ |
| 57 | (readb(CONFIG_SYS_SYSTEMACE_BASE+off+1))) |
| 58 | #define ace_writew(val, off) {writeb(val>>8, CONFIG_SYS_SYSTEMACE_BASE+off); \ |
| 59 | writeb(val, CONFIG_SYS_SYSTEMACE_BASE+off+1);} |
wdenk | a5bbcc3 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 60 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define ace_readw(off) ((readb(CONFIG_SYS_SYSTEMACE_BASE+off)) | \ |
| 62 | (readb(CONFIG_SYS_SYSTEMACE_BASE+off+1)<<8)) |
| 63 | #define ace_writew(val, off) {writeb(val, CONFIG_SYS_SYSTEMACE_BASE+off); \ |
| 64 | writeb(val>>8, CONFIG_SYS_SYSTEMACE_BASE+off+1);} |
wdenk | a5bbcc3 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 65 | #endif |
| 66 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define ace_readw(off) (in16(CONFIG_SYS_SYSTEMACE_BASE+off)) |
| 68 | #define ace_writew(val, off) (out16(CONFIG_SYS_SYSTEMACE_BASE+off,val)) |
wdenk | a5bbcc3 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 69 | #endif |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 70 | |
| 71 | /* */ |
| 72 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 73 | static unsigned long systemace_read(int dev, unsigned long start, |
Wolfgang Denk | 7435711 | 2007-02-27 14:26:04 +0100 | [diff] [blame] | 74 | unsigned long blkcnt, void *buffer); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 75 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 76 | static block_dev_desc_t systemace_dev = { 0 }; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 77 | |
| 78 | static int get_cf_lock(void) |
| 79 | { |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 80 | int retry = 10; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 81 | |
| 82 | /* CONTROLREG = LOCKREG */ |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 83 | unsigned val = ace_readw(0x18); |
| 84 | val |= 0x0002; |
| 85 | ace_writew((val & 0xffff), 0x18); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 86 | |
| 87 | /* Wait for MPULOCK in STATUSREG[15:0] */ |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 88 | while (!(ace_readw(0x04) & 0x0002)) { |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 89 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 90 | if (retry < 0) |
| 91 | return -1; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 92 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 93 | udelay(100000); |
| 94 | retry -= 1; |
| 95 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 96 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 97 | return 0; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 98 | } |
| 99 | |
| 100 | static void release_cf_lock(void) |
| 101 | { |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 102 | unsigned val = ace_readw(0x18); |
| 103 | val &= ~(0x0002); |
| 104 | ace_writew((val & 0xffff), 0x18); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 105 | } |
| 106 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 107 | block_dev_desc_t *systemace_get_dev(int dev) |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 108 | { |
| 109 | /* The first time through this, the systemace_dev object is |
| 110 | not yet initialized. In that case, fill it in. */ |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 111 | if (systemace_dev.blksz == 0) { |
| 112 | systemace_dev.if_type = IF_TYPE_UNKNOWN; |
| 113 | systemace_dev.dev = 0; |
| 114 | systemace_dev.part_type = PART_TYPE_UNKNOWN; |
| 115 | systemace_dev.type = DEV_TYPE_HARDDISK; |
| 116 | systemace_dev.blksz = 512; |
| 117 | systemace_dev.removable = 1; |
| 118 | systemace_dev.block_read = systemace_read; |
Wolfgang Denk | fe599e1 | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 119 | |
Stefan Roese | d93e221 | 2007-02-20 13:17:42 +0100 | [diff] [blame] | 120 | /* |
Stefan Roese | 8274ec0 | 2007-02-22 07:40:23 +0100 | [diff] [blame] | 121 | * Ensure the correct bus mode (8/16 bits) gets enabled |
Stefan Roese | d93e221 | 2007-02-20 13:17:42 +0100 | [diff] [blame] | 122 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 123 | ace_writew(CONFIG_SYS_SYSTEMACE_WIDTH == 8 ? 0 : 0x0001, 0); |
Stefan Roese | d93e221 | 2007-02-20 13:17:42 +0100 | [diff] [blame] | 124 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 125 | init_part(&systemace_dev); |
Wolfgang Denk | fe599e1 | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 126 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 127 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 128 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 129 | return &systemace_dev; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 130 | } |
| 131 | |
| 132 | /* |
| 133 | * This function is called (by dereferencing the block_read pointer in |
| 134 | * the dev_desc) to read blocks of data. The return value is the |
| 135 | * number of blocks read. A zero return indicates an error. |
| 136 | */ |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 137 | static unsigned long systemace_read(int dev, unsigned long start, |
Wolfgang Denk | 7435711 | 2007-02-27 14:26:04 +0100 | [diff] [blame] | 138 | unsigned long blkcnt, void *buffer) |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 139 | { |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 140 | int retry; |
| 141 | unsigned blk_countdown; |
Grant Likely | eb867a7 | 2007-02-20 09:05:45 +0100 | [diff] [blame] | 142 | unsigned char *dp = buffer; |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 143 | unsigned val; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 144 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 145 | if (get_cf_lock() < 0) { |
| 146 | unsigned status = ace_readw(0x04); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 147 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 148 | /* If CFDETECT is false, card is missing. */ |
| 149 | if (!(status & 0x0010)) { |
| 150 | printf("** CompactFlash card not present. **\n"); |
| 151 | return 0; |
| 152 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 153 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 154 | printf("**** ACE locked away from me (STATUSREG=%04x)\n", |
| 155 | status); |
| 156 | return 0; |
| 157 | } |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 158 | #ifdef DEBUG_SYSTEMACE |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 159 | printf("... systemace read %lu sectors at %lu\n", blkcnt, start); |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 160 | #endif |
| 161 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 162 | retry = 2000; |
| 163 | for (;;) { |
| 164 | val = ace_readw(0x04); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 165 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 166 | /* If CFDETECT is false, card is missing. */ |
| 167 | if (!(val & 0x0010)) { |
| 168 | printf("**** ACE CompactFlash not found.\n"); |
| 169 | release_cf_lock(); |
| 170 | return 0; |
| 171 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 172 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 173 | /* If RDYFORCMD, then we are ready to go. */ |
| 174 | if (val & 0x0100) |
| 175 | break; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 176 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 177 | if (retry < 0) { |
| 178 | printf("**** SystemACE not ready.\n"); |
| 179 | release_cf_lock(); |
| 180 | return 0; |
| 181 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 182 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 183 | udelay(1000); |
| 184 | retry -= 1; |
| 185 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 186 | |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 187 | /* The SystemACE can only transfer 256 sectors at a time, so |
| 188 | limit the current chunk of sectors. The blk_countdown |
| 189 | variable is the number of sectors left to transfer. */ |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 190 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 191 | blk_countdown = blkcnt; |
| 192 | while (blk_countdown > 0) { |
| 193 | unsigned trans = blk_countdown; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 194 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 195 | if (trans > 256) |
| 196 | trans = 256; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 197 | |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 198 | #ifdef DEBUG_SYSTEMACE |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 199 | printf("... transfer %lu sector in a chunk\n", trans); |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 200 | #endif |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 201 | /* Write LBA block address */ |
| 202 | ace_writew((start >> 0) & 0xffff, 0x10); |
Stefan Roese | d93e221 | 2007-02-20 13:17:42 +0100 | [diff] [blame] | 203 | ace_writew((start >> 16) & 0x0fff, 0x12); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 204 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 205 | /* NOTE: in the Write Sector count below, a count of 0 |
| 206 | causes a transfer of 256, so &0xff gives the right |
| 207 | value for whatever transfer count we want. */ |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 208 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 209 | /* Write sector count | ReadMemCardData. */ |
| 210 | ace_writew((trans & 0xff) | 0x0300, 0x14); |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 211 | |
Wolfgang Denk | d62f64c | 2007-05-16 00:13:33 +0200 | [diff] [blame] | 212 | /* |
Michal Simek | 3255644 | 2007-04-21 21:07:22 +0200 | [diff] [blame] | 213 | * For FPGA configuration via SystemACE is reset unacceptable |
| 214 | * CFGDONE bit in STATUSREG is not set to 1. |
| 215 | */ |
| 216 | #ifndef SYSTEMACE_CONFIG_FPGA |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 217 | /* Reset the configruation controller */ |
| 218 | val = ace_readw(0x18); |
| 219 | val |= 0x0080; |
| 220 | ace_writew(val, 0x18); |
Michal Simek | 3255644 | 2007-04-21 21:07:22 +0200 | [diff] [blame] | 221 | #endif |
Wolfgang Denk | fe599e1 | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 222 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 223 | retry = trans * 16; |
| 224 | while (retry > 0) { |
| 225 | int idx; |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 226 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 227 | /* Wait for buffer to become ready. */ |
| 228 | while (!(ace_readw(0x04) & 0x0020)) { |
| 229 | udelay(100); |
| 230 | } |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 231 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 232 | /* Read 16 words of 2bytes from the sector buffer. */ |
| 233 | for (idx = 0; idx < 16; idx += 1) { |
| 234 | unsigned short val = ace_readw(0x40); |
| 235 | *dp++ = val & 0xff; |
| 236 | *dp++ = (val >> 8) & 0xff; |
| 237 | } |
wdenk | e7c8568 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 238 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 239 | retry -= 1; |
| 240 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 241 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 242 | /* Clear the configruation controller reset */ |
| 243 | val = ace_readw(0x18); |
| 244 | val &= ~0x0080; |
| 245 | ace_writew(val, 0x18); |
Wolfgang Denk | fe599e1 | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 246 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 247 | /* Count the blocks we transfer this time. */ |
| 248 | start += trans; |
| 249 | blk_countdown -= trans; |
| 250 | } |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 251 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 252 | release_cf_lock(); |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 253 | |
Grant Likely | 984618f | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 254 | return blkcnt; |
wdenk | 3f85ce2 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 255 | } |