Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2011 Samsung Electronics |
| 4 | * |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 5 | * Configuration settings for the SAMSUNG SMDKV310 (EXYNOS4210) board. |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
Simon Glass | 1d55110 | 2014-10-07 22:01:49 -0600 | [diff] [blame] | 11 | #include "exynos4-common.h" |
| 12 | |
Marek Vasut | e30824f | 2015-08-19 23:27:26 +0200 | [diff] [blame] | 13 | #undef CONFIG_USB_GADGET_DWC2_OTG_PHY |
Simon Glass | 1d55110 | 2014-10-07 22:01:49 -0600 | [diff] [blame] | 14 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 15 | /* High Level Configuration Options */ |
Chander Kashyap | 393cb36 | 2011-12-06 23:34:12 +0000 | [diff] [blame] | 16 | #define CONFIG_EXYNOS4210 1 /* which is a EXYNOS4210 SoC */ |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 17 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 18 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 19 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 20 | /* Handling Sleep Mode*/ |
| 21 | #define S5P_CHECK_SLEEP 0x00000BAD |
| 22 | #define S5P_CHECK_DIDLE 0xBAD00000 |
Rajeshwari Shinde | 643be9c | 2013-07-04 12:29:17 +0530 | [diff] [blame] | 23 | #define S5P_CHECK_LPA 0xABAD0000 |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 24 | |
Chander Kashyap | 5187d8d | 2011-09-20 21:25:03 +0000 | [diff] [blame] | 25 | /* MMC SPL */ |
Chander Kashyap | 9b3ab1c | 2011-09-20 21:25:04 +0000 | [diff] [blame] | 26 | #define COPY_BL2_FNPTR_ADDR 0x00002488 |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 27 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 28 | /* SMDKV310 has 4 bank of DRAM */ |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 29 | #define SDRAM_BANK_SIZE (512UL << 20UL) /* 512 MB */ |
| 30 | #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE |
| 31 | #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE |
| 32 | #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE) |
| 33 | #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE |
| 34 | #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE)) |
| 35 | #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE |
| 36 | #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE)) |
| 37 | #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE |
| 38 | |
| 39 | /* FLASH and environment organization */ |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 40 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 41 | /* MIU (Memory Interleaving Unit) */ |
| 42 | #define CONFIG_MIU_2BIT_INTERLEAVED |
| 43 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 44 | #define RESERVE_BLOCK_SIZE (512) |
| 45 | #define BL1_SIZE (16 << 10) /*16 K reserved for BL1*/ |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 46 | |
Rajeshwari Shinde | 643be9c | 2013-07-04 12:29:17 +0530 | [diff] [blame] | 47 | #define CONFIG_SYS_INIT_SP_ADDR 0x02040000 |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 48 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 49 | /* Ethernet Controllor Driver */ |
| 50 | #ifdef CONFIG_CMD_NET |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 51 | #define CONFIG_ENV_SROM_BANK 1 |
| 52 | #endif /*CONFIG_CMD_NET*/ |
Thomas Abraham | 07407d9 | 2011-06-03 22:52:17 +0000 | [diff] [blame] | 53 | |
Chander Kashyap | e21185b | 2011-05-24 20:02:56 +0000 | [diff] [blame] | 54 | #endif /* __CONFIG_H */ |