blob: 5b6373e7dffd5db7b9b39f4467042d68938da1c4 [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06002 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Gala8b47d7e2011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050021#undef CONFIG_PCI2
22#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000023#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060024#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050025#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050026
27#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050028#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050029#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050030
Jon Loeliger25eedb22008-03-19 15:02:07 -050031#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050032
Jon Loeligerd9b94f22005-07-25 14:05:07 -050033#ifndef __ASSEMBLY__
34extern unsigned long get_clock_freq(void);
35#endif
36#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
37
38/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050041#define CONFIG_L2_CACHE /* toggle L2 cache */
42#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050043
44/*
45 * Only possible on E500 Version 2 or newer cores.
46 */
47#define CONFIG_ENABLE_36BIT_PHYS 1
48
chenhui zhaob76aef62011-10-13 13:41:00 +080049#ifdef CONFIG_PHYS_64BIT
50#define CONFIG_ADDR_MAP
51#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
52#endif
53
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
55#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050056
Timur Tabie46fedf2011-08-04 18:03:41 -050057#define CONFIG_SYS_CCSRBAR 0xe0000000
58#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050059
Jon Loeligere31d2c12008-03-18 13:51:06 -050060/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050061#undef CONFIG_FSL_DDR_INTERACTIVE
62#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
63#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050064
chenhui zhao867b06f2011-09-06 16:41:19 +000065#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080066#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050067#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
68
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
70#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050071
Jon Loeligere31d2c12008-03-18 13:51:06 -050072#define CONFIG_DIMM_SLOTS_PER_CTLR 1
73#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050074
Jon Loeligere31d2c12008-03-18 13:51:06 -050075/* I2C addresses of SPD EEPROMs */
76#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
77
78/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050079#ifndef CONFIG_SPD_EEPROM
80#error ("CONFIG_SPD_EEPROM is required")
81#endif
82
83#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +080084/*
85 * Physical Address Map
86 *
87 * 32bit:
88 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
89 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
90 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
91 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
92 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
93 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
94 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
95 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
96 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
97 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
98 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
99 *
chenhui zhaob76aef62011-10-13 13:41:00 +0800100 * 36bit:
101 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
102 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
103 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
104 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
105 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
106 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
107 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
108 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
109 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
110 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
111 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
112 *
chenhui zhaofff80972011-10-13 13:40:59 +0800113 */
114
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500115/*
116 * Local Bus Definitions
117 */
118
119/*
120 * FLASH on the Local Bus
121 * Two banks, 8M each, using the CFI driver.
122 * Boot from BR0/OR0 bank at 0xff00_0000
123 * Alternate BR1/OR1 bank at 0xff80_0000
124 *
125 * BR0, BR1:
126 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
127 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
128 * Port Size = 16 bits = BRx[19:20] = 10
129 * Use GPCM = BRx[24:26] = 000
130 * Valid = BRx[31] = 1
131 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500132 * 0 4 8 12 16 20 24 28
133 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
134 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500135 *
136 * OR0, OR1:
137 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
138 * Reserved ORx[17:18] = 11, confusion here?
139 * CSNT = ORx[20] = 1
140 * ACS = half cycle delay = ORx[21:22] = 11
141 * SCY = 6 = ORx[24:27] = 0110
142 * TRLX = use relaxed timing = ORx[29] = 1
143 * EAD = use external address latch delay = OR[31] = 1
144 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500145 * 0 4 8 12 16 20 24 28
146 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500147 */
148
chenhui zhaofff80972011-10-13 13:40:59 +0800149#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800150#ifdef CONFIG_PHYS_64BIT
151#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
152#else
chenhui zhaofff80972011-10-13 13:40:59 +0800153#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800154#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500155
chenhui zhaofff80972011-10-13 13:40:59 +0800156#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000157 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800158#define CONFIG_SYS_BR1_PRELIM \
159 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_OR0_PRELIM 0xff806e65
162#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500163
chenhui zhaofff80972011-10-13 13:40:59 +0800164#define CONFIG_SYS_FLASH_BANKS_LIST \
165 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
167#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
168#undef CONFIG_SYS_FLASH_CHECKSUM
169#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500171
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200172#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500173
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200174#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_FLASH_CFI
176#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500177
chenhui zhao867b06f2011-09-06 16:41:19 +0000178#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500179
180/*
181 * SDRAM on the Local Bus
182 */
chenhui zhaofff80972011-10-13 13:40:59 +0800183#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800184#ifdef CONFIG_PHYS_64BIT
185#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
186#else
chenhui zhaofff80972011-10-13 13:40:59 +0800187#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800188#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500190
191/*
192 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200193 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500194 *
195 * For BR2, need:
196 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
197 * port-size = 32-bits = BR2[19:20] = 11
198 * no parity checking = BR2[21:22] = 00
199 * SDRAM for MSEL = BR2[24:26] = 011
200 * Valid = BR[31] = 1
201 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500202 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500203 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
204 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500206 * FIXME: the top 17 bits of BR2.
207 */
208
chenhui zhaofff80972011-10-13 13:40:59 +0800209#define CONFIG_SYS_BR2_PRELIM \
210 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
211 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500212
213/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500215 *
216 * For OR2, need:
217 * 64MB mask for AM, OR2[0:7] = 1111 1100
218 * XAM, OR2[17:18] = 11
219 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500220 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500221 * EAD set for extra time OR[31] = 1
222 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500223 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500224 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
225 */
226
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
230#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
231#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
232#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500233
234/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500235 * Common settings for all Local Bus SDRAM commands.
236 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500237 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500238 * is OR'ed in too.
239 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500240#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
241 | LSDMR_PRETOACT7 \
242 | LSDMR_ACTTORW7 \
243 | LSDMR_BL8 \
244 | LSDMR_WRC4 \
245 | LSDMR_CL3 \
246 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500247 )
248
249/*
250 * The CADMUS registers are connected to CS3 on CDS.
251 * The new memory map places CADMUS at 0xf8000000.
252 *
253 * For BR3, need:
254 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
255 * port-size = 8-bits = BR[19:20] = 01
256 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500257 * GPMC for MSEL = BR[24:26] = 000
258 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500259 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500260 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500261 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
262 *
263 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500264 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500265 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500266 * CSNT OR[20] = 1
267 * ACS OR[21:22] = 11
268 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500269 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500270 * SETA OR[28] = 0
271 * TRLX OR[29] = 1
272 * EHTR OR[30] = 1
273 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500274 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500275 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500276 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
277 */
278
Jon Loeliger25eedb22008-03-19 15:02:07 -0500279#define CONFIG_FSL_CADMUS
280
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500281#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800282#ifdef CONFIG_PHYS_64BIT
283#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
284#else
chenhui zhaofff80972011-10-13 13:40:59 +0800285#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800286#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800287#define CONFIG_SYS_BR3_PRELIM \
288 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500290
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_INIT_RAM_LOCK 1
292#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200293#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500294
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200295#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao867b06f2011-09-06 16:41:19 +0000299#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500300
301/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_NS16550_SERIAL
303#define CONFIG_SYS_NS16550_REG_SIZE 1
304#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500307 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
308
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200309#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
310#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500311
Jon Loeliger20476722006-10-20 15:50:15 -0500312/*
313 * I2C
314 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200315#define CONFIG_SYS_I2C
316#define CONFIG_SYS_I2C_FSL
317#define CONFIG_SYS_FSL_I2C_SPEED 400000
318#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
319#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
320#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500321
Timur Tabie8d18542008-07-18 16:52:23 +0200322/* EEPROM */
323#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_I2C_EEPROM_CCID
325#define CONFIG_SYS_ID_EEPROM
326#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
327#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200328
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500329/*
330 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300331 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500332 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600333#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800334#ifdef CONFIG_PHYS_64BIT
335#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
336#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
337#else
Kumar Gala10795f42008-12-02 16:08:36 -0600338#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600339#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800340#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600342#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600343#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800344#ifdef CONFIG_PHYS_64BIT
345#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
346#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800348#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200349#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500350
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500351#ifdef CONFIG_PCIE1
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600352#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600353#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800354#ifdef CONFIG_PHYS_64BIT
355#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
356#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
357#else
Kumar Gala10795f42008-12-02 16:08:36 -0600358#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600359#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800360#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600362#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600363#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800364#ifdef CONFIG_PHYS_64BIT
365#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
366#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800368#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500370#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800371
372/*
373 * RapidIO MMU
374 */
chenhui zhaofff80972011-10-13 13:40:59 +0800375#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
378#else
chenhui zhaofff80972011-10-13 13:40:59 +0800379#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800380#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600381#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500382
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700383#ifdef CONFIG_LEGACY
384#define BRIDGE_ID 17
385#define VIA_ID 2
386#else
387#define BRIDGE_ID 28
388#define VIA_ID 4
389#endif
390
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500391#if defined(CONFIG_PCI)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500392#undef CONFIG_EEPRO100
393#undef CONFIG_TULIP
394
chenhui zhao867b06f2011-09-06 16:41:19 +0000395#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500396
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500397#endif /* CONFIG_PCI */
398
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500399#if defined(CONFIG_TSEC_ENET)
400
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500401#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500402#define CONFIG_TSEC1 1
403#define CONFIG_TSEC1_NAME "eTSEC0"
404#define CONFIG_TSEC2 1
405#define CONFIG_TSEC2_NAME "eTSEC1"
406#define CONFIG_TSEC3 1
407#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500408#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500409#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500410#undef CONFIG_MPC85XX_FEC
411
chenhui zhaod3701222011-09-06 16:41:18 +0000412#define CONFIG_PHY_MARVELL
413
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500414#define TSEC1_PHY_ADDR 0
415#define TSEC2_PHY_ADDR 1
416#define TSEC3_PHY_ADDR 2
417#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500418
419#define TSEC1_PHYIDX 0
420#define TSEC2_PHYIDX 0
421#define TSEC3_PHYIDX 0
422#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500423#define TSEC1_FLAGS TSEC_GIGABIT
424#define TSEC2_FLAGS TSEC_GIGABIT
425#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
426#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500427
428/* Options are: eTSEC[0-3] */
429#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500430#endif /* CONFIG_TSEC_ENET */
431
432/*
433 * Environment
434 */
chenhui zhao867b06f2011-09-06 16:41:19 +0000435#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
436#define CONFIG_ENV_ADDR 0xfff80000
437#else
438#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
439#endif
440#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200441#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500442
443#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500445
Jon Loeliger2835e512007-06-13 13:22:08 -0500446/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500447 * BOOTP options
448 */
449#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500450
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500451#undef CONFIG_WATCHDOG /* watchdog disabled */
452
453/*
454 * Miscellaneous configurable options
455 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500457
458/*
459 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500460 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500461 * the maximum mapped by the Linux kernel during initialization.
462 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500463#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
464#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500465
Jon Loeliger2835e512007-06-13 13:22:08 -0500466#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500467#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500468#endif
469
470/*
471 * Environment Configuration
472 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500473#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500474#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500475#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500476#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500477#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500478#endif
479
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500480#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500481
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500482#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000483#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000484#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500485#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500486
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500487#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500488#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500489#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500490
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500491#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500492
chenhui zhao867b06f2011-09-06 16:41:19 +0000493#define CONFIG_EXTRA_ENV_SETTINGS \
494 "hwconfig=fsl_ddr:ecc=off\0" \
495 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200496 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000497 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200498 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
499 " +$filesize; " \
500 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
501 " +$filesize; " \
502 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
503 " $filesize; " \
504 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
505 " +$filesize; " \
506 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
507 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000508 "consoledev=ttyS1\0" \
509 "ramdiskaddr=2000000\0" \
510 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500511 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000512 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500513
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500514#define CONFIG_NFSBOOTCOMMAND \
515 "setenv bootargs root=/dev/nfs rw " \
516 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500517 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500518 "console=$consoledev,$baudrate $othbootargs;" \
519 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500520 "tftp $fdtaddr $fdtfile;" \
521 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500522
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500523#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500524 "setenv bootargs root=/dev/ram rw " \
525 "console=$consoledev,$baudrate $othbootargs;" \
526 "tftp $ramdiskaddr $ramdiskfile;" \
527 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500528 "tftp $fdtaddr $fdtfile;" \
529 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500530
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500531#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500532
533#endif /* __CONFIG_H */