blob: e196f3ce33ab32cbc97fbf0104eb2f2ca749960a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08004 */
5
6/*
7 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00008 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08009 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080013#ifdef CONFIG_RAMBOOT_PBL
14#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
15#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamadae4536f82014-03-11 11:05:16 +090016#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
17#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080018#endif
19
Liu Gang461632b2012-08-09 05:10:03 +000020#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000021/* Set 1M boot space */
Liu Gang461632b2012-08-09 05:10:03 +000022#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
23#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
24 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000025#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000026#endif
27
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080030
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080031#ifndef CONFIG_RESET_VECTOR_ADDRESS
32#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
33#endif
34
35#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080036#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040037#define CONFIG_PCIE1 /* PCIE controller 1 */
38#define CONFIG_PCIE2 /* PCIE controller 2 */
39#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080040#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
41#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
42
43#define CONFIG_SYS_SRIO
44#define CONFIG_SRIO1 /* SRIO port 1 */
45#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gangc8b28152013-05-07 16:30:46 +080046#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4d28db82011-10-14 13:28:52 -050047#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080048
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080049#define CONFIG_ENV_OVERWRITE
50
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080051#if defined(CONFIG_SPIFLASH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080052 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
53 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
54 #define CONFIG_ENV_SECT_SIZE 0x10000
55#elif defined(CONFIG_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +000056 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080057 #define CONFIG_SYS_MMC_ENV_DEV 0
58 #define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053059 #define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xie15c8c6c2012-02-28 23:28:40 +000060#elif defined(CONFIG_NAND)
Shaohui Xie15c8c6c2012-02-28 23:28:40 +000061#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053062#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gang461632b2012-08-09 05:10:03 +000063#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangff65f122012-08-09 05:09:59 +000064#define CONFIG_ENV_ADDR 0xffe20000
65#define CONFIG_ENV_SIZE 0x2000
Shaohui Xie0f57f6a2012-06-28 23:35:34 +000066#elif defined(CONFIG_ENV_IS_NOWHERE)
Liu Gangff65f122012-08-09 05:09:59 +000067#define CONFIG_ENV_SIZE 0x2000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080068#else
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080069 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
70 - CONFIG_ENV_SECT_SIZE)
71 #define CONFIG_ENV_SIZE 0x2000
72 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
73#endif
74
Shaohui Xie44d50f02011-09-13 17:55:11 +080075#ifndef __ASSEMBLY__
76unsigned long get_board_sys_clk(unsigned long dummy);
77#endif
78#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080079
80/*
81 * These can be toggled for performance analysis, otherwise use default.
82 */
83#define CONFIG_SYS_CACHE_STASHING
Mingkai Hucd420e02011-07-21 17:03:54 -050084#define CONFIG_BACKSIDE_L2_CACHE
85#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080086#define CONFIG_BTB /* toggle branch predition */
87
88#define CONFIG_ENABLE_36BIT_PHYS
89
90#ifdef CONFIG_PHYS_64BIT
91#define CONFIG_ADDR_MAP
92#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
93#endif
94
95#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
96#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
97#define CONFIG_SYS_MEMTEST_END 0x00400000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080098
99/*
100 * Config the L3 Cache as L3 SRAM
101 */
102#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
103#ifdef CONFIG_PHYS_64BIT
104#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
105 CONFIG_RAMBOOT_TEXT_BASE)
106#else
107#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
108#endif
109#define CONFIG_SYS_L3_SIZE (1024 << 10)
110#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
111
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800112#ifdef CONFIG_PHYS_64BIT
113#define CONFIG_SYS_DCSRBAR 0xf0000000
114#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
115#endif
116
117/* EEPROM */
118#define CONFIG_ID_EEPROM
119#define CONFIG_SYS_I2C_EEPROM_NXID
120#define CONFIG_SYS_EEPROM_BUS_NUM 0
121#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
122#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
123
124/*
125 * DDR Setup
126 */
127#define CONFIG_VERY_BIG_RAM
128#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
129#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
130
131#define CONFIG_DIMM_SLOTS_PER_CTLR 1
132#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
133
134#define CONFIG_DDR_SPD
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800135
136#define CONFIG_SYS_SPD_BUS_NUM 0
137#define SPD_EEPROM_ADDRESS 0x52
138#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
139
140/*
141 * Local Bus Definitions
142 */
143
144/* Set the local bus clock 1/8 of platform clock */
145#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
146
York Sunca1b0b82012-10-26 16:40:15 +0000147/*
148 * This board doesn't have a promjet connector.
149 * However, it uses commone corenet board LAW and TLB.
150 * It is necessary to use the same start address with proper offset.
151 */
152#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800153#ifdef CONFIG_PHYS_64BIT
York Sunca1b0b82012-10-26 16:40:15 +0000154#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800155#else
156#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
157#endif
158
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000159#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sunca1b0b82012-10-26 16:40:15 +0000160 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
161 BR_PS_16 | BR_V)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000162#define CONFIG_SYS_FLASH_OR_PRELIM \
163 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
164 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800165
166#define CONFIG_FSL_CPLD
167#define CPLD_BASE 0xffdf0000 /* CPLD registers */
168#ifdef CONFIG_PHYS_64BIT
169#define CPLD_BASE_PHYS 0xfffdf0000ull
170#else
171#define CPLD_BASE_PHYS CPLD_BASE
172#endif
173
174#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
175#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
176
177#define PIXIS_LBMAP_SWITCH 7
178#define PIXIS_LBMAP_MASK 0xf0
179#define PIXIS_LBMAP_SHIFT 4
180#define PIXIS_LBMAP_ALTBANK 0x40
181
182#define CONFIG_SYS_FLASH_QUIET_TEST
183#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
184
185#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
187#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
188#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
189
190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
191
192#if defined(CONFIG_RAMBOOT_PBL)
193#define CONFIG_SYS_RAMBOOT
194#endif
195
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000196#define CONFIG_NAND_FSL_ELBC
197/* Nand Flash */
198#ifdef CONFIG_NAND_FSL_ELBC
199#define CONFIG_SYS_NAND_BASE 0xffa00000
200#ifdef CONFIG_PHYS_64BIT
201#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
202#else
203#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
204#endif
205
206#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
207#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000208#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
209
210/* NAND flash config */
211#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
212 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
213 | BR_PS_8 /* Port Size = 8 bit */ \
214 | BR_MS_FCM /* MSEL = FCM */ \
215 | BR_V) /* valid */
216#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
217 | OR_FCM_PGS /* Large Page*/ \
218 | OR_FCM_CSCT \
219 | OR_FCM_CST \
220 | OR_FCM_CHT \
221 | OR_FCM_SCY_1 \
222 | OR_FCM_TRLX \
223 | OR_FCM_EHTR)
224
225#ifdef CONFIG_NAND
226#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
227#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
228#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
229#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
230#else
231#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
232#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
233#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
234#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
235#endif
236#else
237#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
238#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
239#endif /* CONFIG_NAND_FSL_ELBC */
240
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800241#define CONFIG_SYS_FLASH_EMPTY_INFO
242#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
York Sunca1b0b82012-10-26 16:40:15 +0000243#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800244
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800245#define CONFIG_HWCONFIG
246
247/* define to use L1 as initial stack */
248#define CONFIG_L1_INIT_RAM
249#define CONFIG_SYS_INIT_RAM_LOCK
250#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
251#ifdef CONFIG_PHYS_64BIT
252#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
253#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
254/* The assembler doesn't like typecast */
255#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
256 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
257 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
258#else
259#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
260#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
261#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
262#endif
263#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
264
265#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
266 GENERATED_GBL_DATA_SIZE)
267#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
268
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530269#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800270#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
271
272/* Serial Port - controlled on board with jumper J8
273 * open - index 2
274 * shorted - index 1
275 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800276#define CONFIG_SYS_NS16550_SERIAL
277#define CONFIG_SYS_NS16550_REG_SIZE 1
278#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
279
280#define CONFIG_SYS_BAUDRATE_TABLE \
281 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
282
283#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
284#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
285#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
286#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
287
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800288/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200289#define CONFIG_SYS_I2C
290#define CONFIG_SYS_I2C_FSL
291#define CONFIG_SYS_FSL_I2C_SPEED 400000
292#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Shaohui Xie2bd1aab2013-09-10 16:15:07 +0800293#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
Heiko Schocher00f792e2012-10-24 13:48:22 +0200294#define CONFIG_SYS_FSL_I2C2_SPEED 400000
295#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
Shaohui Xie2bd1aab2013-09-10 16:15:07 +0800296#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800297
298/*
299 * RapidIO
300 */
301#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
302#ifdef CONFIG_PHYS_64BIT
303#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
304#else
305#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
306#endif
307#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
308
309#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
310#ifdef CONFIG_PHYS_64BIT
311#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
312#else
313#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
314#endif
315#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
316
317/*
Liu Gangff65f122012-08-09 05:09:59 +0000318 * for slave u-boot IMAGE instored in master memory space,
319 * PHYS must be aligned based on the SIZE
320 */
Liu Gange4911812014-05-15 14:30:34 +0800321#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
322#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
323#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
324#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000325/*
326 * for slave UCODE and ENV instored in master memory space,
327 * PHYS must be aligned based on the SIZE
328 */
Liu Gange4911812014-05-15 14:30:34 +0800329#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gangb5f7c872012-08-09 05:10:02 +0000330#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
331#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000332
333/* slave core release by master*/
Liu Gangb5f7c872012-08-09 05:10:02 +0000334#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
335#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000336
337/*
Liu Gang461632b2012-08-09 05:10:03 +0000338 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000339 */
Liu Gang461632b2012-08-09 05:10:03 +0000340#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
341#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
342#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
343 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000344#endif
345
346/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800347 * eSPI - Enhanced SPI
348 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800349
350/*
351 * General PCI
352 * Memory space is mapped 1-1, but I/O space must start from 0.
353 */
354
355/* controller 1, direct to uli, tgtid 3, Base address 20000 */
356#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
357#ifdef CONFIG_PHYS_64BIT
358#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
359#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
360#else
361#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
362#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
363#endif
364#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
365#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
366#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
367#ifdef CONFIG_PHYS_64BIT
368#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
369#else
370#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
371#endif
372#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
373
374/* controller 2, Slot 2, tgtid 2, Base address 201000 */
375#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
376#ifdef CONFIG_PHYS_64BIT
377#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
378#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
379#else
380#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
381#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
382#endif
383#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
384#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
385#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
386#ifdef CONFIG_PHYS_64BIT
387#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
388#else
389#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
390#endif
391#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
392
393/* controller 3, Slot 1, tgtid 1, Base address 202000 */
394#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
395#ifdef CONFIG_PHYS_64BIT
396#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
397#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
398#else
399#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
400#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
401#endif
402#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
403#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
404#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
405#ifdef CONFIG_PHYS_64BIT
406#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
407#else
408#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
409#endif
410#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
411
412/* Qman/Bman */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800413#define CONFIG_SYS_BMAN_NUM_PORTALS 10
414#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
415#ifdef CONFIG_PHYS_64BIT
416#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
417#else
418#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
419#endif
420#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500421#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
422#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
423#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
424#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
425#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
426 CONFIG_SYS_BMAN_CENA_SIZE)
427#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
428#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800429#define CONFIG_SYS_QMAN_NUM_PORTALS 10
430#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
431#ifdef CONFIG_PHYS_64BIT
432#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
433#else
434#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
435#endif
436#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500437#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
438#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
439#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
440#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
441#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
442 CONFIG_SYS_QMAN_CENA_SIZE)
443#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
444#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800445
446#define CONFIG_SYS_DPAA_FMAN
447#define CONFIG_SYS_DPAA_PME
448/* Default address of microcode for the Linux Fman driver */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800449#if defined(CONFIG_SPIFLASH)
450/*
451 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
452 * env, so we got 0x110000.
453 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800454#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800455#elif defined(CONFIG_SDCARD)
456/*
457 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +0530458 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
459 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800460 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800461#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800462#elif defined(CONFIG_NAND)
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800463#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gang461632b2012-08-09 05:10:03 +0000464#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangff65f122012-08-09 05:09:59 +0000465/*
466 * Slave has no ucode locally, it can fetch this from remote. When implementing
467 * in two corenet boards, slave's ucode could be stored in master's memory
468 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gang461632b2012-08-09 05:10:03 +0000469 * slave SRIO or PCIE outbound window->master inbound window->
470 * master LAW->the ucode address in master's memory space.
Liu Gangff65f122012-08-09 05:09:59 +0000471 */
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800472#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800473#else
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800474#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800475#endif
Timur Tabif2717b42011-11-22 09:21:25 -0600476#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
477#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800478
479#ifdef CONFIG_SYS_DPAA_FMAN
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800480#define CONFIG_PHYLIB_10G
481#define CONFIG_PHY_VITESSE
482#define CONFIG_PHY_TERANETICS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800483#endif
484
485#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000486#define CONFIG_PCI_INDIRECT_BRIDGE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800487
488#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800489#endif /* CONFIG_PCI */
490
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800491/* SATA */
Zang Roy-R619119760b272012-11-26 00:05:38 +0000492#define CONFIG_FSL_SATA_V2
493
494#ifdef CONFIG_FSL_SATA_V2
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800495#define CONFIG_SYS_SATA_MAX_DEVICE 2
496#define CONFIG_SATA1
497#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
498#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
499#define CONFIG_SATA2
500#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
501#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
502
503#define CONFIG_LBA48
Mingkai Huaa7f281c2011-07-27 09:55:51 +0800504#endif
505
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800506#ifdef CONFIG_FMAN_ENET
507#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
508#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
509#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
510#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
511#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
512
513#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
514#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
515#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
516#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
517
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800518#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
519
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800520#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800521#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800522#endif
523
524/*
525 * Environment
526 */
527#define CONFIG_LOADS_ECHO /* echo on for serial download */
528#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
529
530/*
531 * Command line configuration.
532 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800533
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800534/*
535* USB
536*/
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000537#define CONFIG_HAS_FSL_DR_USB
538#define CONFIG_HAS_FSL_MPH_USB
539
540#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800541#define CONFIG_USB_EHCI_FSL
542#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000543#endif
544
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800545#ifdef CONFIG_MMC
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800546#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
547#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800548#endif
549
550/*
551 * Miscellaneous configurable options
552 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800553#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800554
555/*
556 * For booting Linux, the board info and command line data
557 * have to be in the first 64 MB of memory, since this is
558 * the maximum mapped by the Linux kernel during initialization.
559 */
560#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
561#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
562
563#ifdef CONFIG_CMD_KGDB
564#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800565#endif
566
567/*
568 * Environment Configuration
569 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000570#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000571#define CONFIG_BOOTFILE "uImage"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800572#define CONFIG_UBOOTPATH u-boot.bin
573
574/* default location for tftp and bootm */
575#define CONFIG_LOADADDR 1000000
576
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800577#define __USB_PHY_TYPE utmi
578
579#define CONFIG_EXTRA_ENV_SETTINGS \
580 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
581 "bank_intlv=cs0_cs1\0" \
582 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200583 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
584 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800585 "tftpflash=tftpboot $loadaddr $uboot && " \
586 "protect off $ubootaddr +$filesize && " \
587 "erase $ubootaddr +$filesize && " \
588 "cp.b $loadaddr $ubootaddr $filesize && " \
589 "protect on $ubootaddr +$filesize && " \
590 "cmp.b $loadaddr $ubootaddr $filesize\0" \
591 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200592 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800593 "usb_dr_mode=host\0" \
594 "ramdiskaddr=2000000\0" \
595 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500596 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800597 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500598 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800599
600#define CONFIG_HDBOOT \
601 "setenv bootargs root=/dev/$bdev rw " \
602 "console=$consoledev,$baudrate $othbootargs;" \
603 "tftp $loadaddr $bootfile;" \
604 "tftp $fdtaddr $fdtfile;" \
605 "bootm $loadaddr - $fdtaddr"
606
607#define CONFIG_NFSBOOTCOMMAND \
608 "setenv bootargs root=/dev/nfs rw " \
609 "nfsroot=$serverip:$rootpath " \
610 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
611 "console=$consoledev,$baudrate $othbootargs;" \
612 "tftp $loadaddr $bootfile;" \
613 "tftp $fdtaddr $fdtfile;" \
614 "bootm $loadaddr - $fdtaddr"
615
616#define CONFIG_RAMBOOTCOMMAND \
617 "setenv bootargs root=/dev/ram rw " \
618 "console=$consoledev,$baudrate $othbootargs;" \
619 "tftp $ramdiskaddr $ramdiskfile;" \
620 "tftp $loadaddr $bootfile;" \
621 "tftp $fdtaddr $fdtfile;" \
622 "bootm $loadaddr $ramdiskaddr $fdtaddr"
623
624#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
625
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800626#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800627
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800628#endif /* __CONFIG_H */