Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2011-2012 Freescale Semiconductor, Inc. |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | /* |
| 7 | * Corenet DS style board configuration file |
| 8 | */ |
York Sun | 1cb19fb | 2013-06-27 10:48:29 -0700 | [diff] [blame] | 9 | #ifndef __T4QDS_H |
| 10 | #define __T4QDS_H |
Liu Gang | 69fdf90 | 2013-05-07 16:30:50 +0800 | [diff] [blame] | 11 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 12 | /* High Level Configuration Options */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 13 | #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 14 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 15 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 16 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 17 | #endif |
| 18 | |
| 19 | #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */ |
York Sun | 51370d5 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 20 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Robert P. J. Day | b38eaec | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 21 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 22 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 23 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 24 | #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ |
| 25 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
| 26 | |
| 27 | #define CONFIG_SYS_SRIO |
| 28 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 29 | #define CONFIG_SRIO2 /* SRIO port 2 */ |
| 30 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 31 | #define CONFIG_ENV_OVERWRITE |
| 32 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 33 | /* |
| 34 | * These can be toggled for performance analysis, otherwise use default. |
| 35 | */ |
| 36 | #define CONFIG_SYS_CACHE_STASHING |
| 37 | #define CONFIG_BTB /* toggle branch predition */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 38 | #ifdef CONFIG_DDR_ECC |
| 39 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 40 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 41 | #endif |
| 42 | |
| 43 | #define CONFIG_ENABLE_36BIT_PHYS |
| 44 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 45 | #define CONFIG_ADDR_MAP |
| 46 | #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 47 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 48 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */ |
| 49 | #define CONFIG_SYS_MEMTEST_END 0x00400000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 50 | |
| 51 | /* |
| 52 | * Config the L3 Cache as L3 SRAM |
| 53 | */ |
Shaohui Xie | b603699 | 2014-04-22 15:10:44 +0800 | [diff] [blame] | 54 | #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 |
| 55 | #define CONFIG_SYS_L3_SIZE (512 << 10) |
| 56 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) |
| 57 | #ifdef CONFIG_RAMBOOT_PBL |
| 58 | #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
| 59 | #endif |
| 60 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024) |
| 61 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10) |
| 62 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024) |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 63 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 64 | #define CONFIG_SYS_DCSRBAR 0xf0000000 |
| 65 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 66 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 67 | /* |
| 68 | * DDR Setup |
| 69 | */ |
| 70 | #define CONFIG_VERY_BIG_RAM |
| 71 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 72 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 73 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 74 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 75 | #define CONFIG_CHIP_SELECTS_PER_CTRL 4 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 76 | |
| 77 | #define CONFIG_DDR_SPD |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 78 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 79 | /* |
| 80 | * IFC Definitions |
| 81 | */ |
| 82 | #define CONFIG_SYS_FLASH_BASE 0xe0000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 83 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 84 | |
Shaohui Xie | b603699 | 2014-04-22 15:10:44 +0800 | [diff] [blame] | 85 | #ifdef CONFIG_SPL_BUILD |
| 86 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
| 87 | #else |
| 88 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
| 89 | #endif |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 90 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 91 | #define CONFIG_HWCONFIG |
| 92 | |
| 93 | /* define to use L1 as initial stack */ |
| 94 | #define CONFIG_L1_INIT_RAM |
| 95 | #define CONFIG_SYS_INIT_RAM_LOCK |
| 96 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 97 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
York Sun | b3142e2 | 2015-08-17 13:31:51 -0700 | [diff] [blame] | 98 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 99 | /* The assembler doesn't like typecast */ |
| 100 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ |
| 101 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 102 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 103 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
| 104 | |
| 105 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
| 106 | GENERATED_GBL_DATA_SIZE) |
| 107 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 108 | |
Prabhakar Kushwaha | 9307cba | 2014-03-31 15:31:48 +0530 | [diff] [blame] | 109 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 110 | #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024) |
| 111 | |
| 112 | /* Serial Port - controlled on board with jumper J8 |
| 113 | * open - index 2 |
| 114 | * shorted - index 1 |
| 115 | */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 116 | #define CONFIG_SYS_NS16550_SERIAL |
| 117 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 118 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
| 119 | |
| 120 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 121 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 122 | |
| 123 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) |
| 124 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) |
| 125 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) |
| 126 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) |
| 127 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 128 | /* I2C */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 129 | #define CONFIG_SYS_I2C |
| 130 | #define CONFIG_SYS_I2C_FSL |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 132 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000 |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 134 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100 |
| 135 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 136 | /* |
| 137 | * RapidIO |
| 138 | */ |
| 139 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 140 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 141 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ |
| 142 | |
| 143 | #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 144 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 145 | #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ |
| 146 | |
| 147 | /* |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 148 | * General PCI |
| 149 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 150 | */ |
| 151 | |
| 152 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 153 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 154 | #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000 |
| 155 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 156 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 157 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
| 158 | #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 159 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 160 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ |
| 161 | |
| 162 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 163 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 164 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000 |
| 165 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 166 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */ |
| 167 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
| 168 | #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 169 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 170 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */ |
| 171 | |
| 172 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
| 173 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 174 | #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000 |
| 175 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 176 | #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */ |
| 177 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
| 178 | #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 179 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 180 | #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */ |
| 181 | |
| 182 | /* controller 4, Base address 203000 */ |
| 183 | #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000 |
| 184 | #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull |
| 185 | #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */ |
| 186 | #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000 |
| 187 | #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull |
| 188 | #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */ |
| 189 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 190 | #ifdef CONFIG_PCI |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 191 | #define CONFIG_PCI_INDIRECT_BRIDGE |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 192 | |
| 193 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 194 | #endif /* CONFIG_PCI */ |
| 195 | |
| 196 | /* SATA */ |
| 197 | #ifdef CONFIG_FSL_SATA_V2 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 198 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
| 199 | #define CONFIG_SATA1 |
| 200 | #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR |
| 201 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
| 202 | #define CONFIG_SATA2 |
| 203 | #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR |
| 204 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
| 205 | |
| 206 | #define CONFIG_LBA48 |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 207 | #endif |
| 208 | |
| 209 | #ifdef CONFIG_FMAN_ENET |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 210 | #define CONFIG_ETHPRIME "FM1@DTSEC1" |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 211 | #endif |
| 212 | |
| 213 | /* |
| 214 | * Environment |
| 215 | */ |
| 216 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ |
| 217 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ |
| 218 | |
| 219 | /* |
| 220 | * Command line configuration. |
| 221 | */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 222 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 223 | /* |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 224 | * Miscellaneous configurable options |
| 225 | */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 226 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 227 | |
| 228 | /* |
| 229 | * For booting Linux, the board info and command line data |
| 230 | * have to be in the first 64 MB of memory, since this is |
| 231 | * the maximum mapped by the Linux kernel during initialization. |
| 232 | */ |
| 233 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ |
| 234 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 235 | |
| 236 | #ifdef CONFIG_CMD_KGDB |
| 237 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 238 | #endif |
| 239 | |
| 240 | /* |
| 241 | * Environment Configuration |
| 242 | */ |
| 243 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
| 244 | #define CONFIG_BOOTFILE "uImage" |
| 245 | #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/ |
| 246 | |
| 247 | /* default location for tftp and bootm */ |
| 248 | #define CONFIG_LOADADDR 1000000 |
| 249 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 250 | #define CONFIG_HVBOOT \ |
| 251 | "setenv bootargs config-addr=0x60000000; " \ |
| 252 | "bootm 0x01000000 - 0x00f00000" |
| 253 | |
York Sun | ee52b18 | 2012-10-11 07:13:37 +0000 | [diff] [blame] | 254 | #endif /* __CONFIG_H */ |