blob: 6964bec1be9ea6e68dd3e0482bb31ea208b18097 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001 /*
2 * A collection of structures, addresses, and values associated with
3 * the Motorola 860T MBX board.
4 * Copied from the FADS stuff, which was originally copied from the MBX stuff!
5 * Magnus Damm added defines for 8xxrom and extended bd_info.
6 * Helmut Buchsbaum added bitvalues for BCSRx
7 * Rob Taylor coverted it back to MBX
8 *
9 * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
10 */
11
12/* ------------------------------------------------------------------------- */
13
14/*
15 * board/config.h - configuration options, board specific
16 */
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
21/*
22 * High Level Configuration Options
23 * (easy to change)
24 */
25#include <mpc8xx_irq.h>
26
27#define CONFIG_MPC860 1
28#define CONFIG_MPC860T 1
29#define CONFIG_MBX 1
30
Wolfgang Denk2ae18242010-10-06 09:05:45 +020031#define CONFIG_SYS_TEXT_BASE 0xfe000000
32
wdenk0f8c9762002-08-19 11:57:05 +000033#define CONFIG_8xx_CPUCLOCK 40
34#define CONFIG_8xx_BUSCLOCK (CONFIG_8xx_CPUCLOCK)
35#define TARGET_SYSTEM_FREQUENCY 40
36
37#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
38#undef CONFIG_8xx_CONS_SMC2
39#define CONFIG_BAUDRATE 9600
40
41#define MPC8XX_FACT 10 /* Multiply by 10 */
42#define MPC8XX_XIN 40000000 /* 50 MHz in */
43#define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
44
45#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
46
47#if 1
48#define CONFIG_8xx_BOOTDELAY -1 /* autoboot disabled */
49#define CONFIG_8xx_TFTP_MODE
50#else
51#define CONFIG_8xx_BOOTDELAY 5 /* autoboot after 5 seconds */
52#undef CONFIG_8xx_TFTP_MODE
53#endif
54
Mike Frysingerd8d21e62009-02-16 18:03:14 -050055#define CONFIG_MISC_INIT_R
56
wdenk0f8c9762002-08-19 11:57:05 +000057#define CONFIG_DRAM_SPEED (CONFIG_8xx_BUSCLOCK) /* MHz */
58#define CONFIG_BOOTCOMMAND "bootm FE020000" /* autoboot command */
59#define CONFIG_BOOTARGS " "
60/*
61 * Miscellaneous configurable options
62 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#undef CONFIG_SYS_LONGHELP /* undef to save memory */
64#define CONFIG_SYS_PROMPT ":>" /* Monitor Command Prompt */
65#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
66#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
67#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
68#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk0f8c9762002-08-19 11:57:05 +000069
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
71#define CONFIG_SYS_MEMTEST_END 0x0800000 /* 4 ... 8 MB in DRAM */
wdenk0f8c9762002-08-19 11:57:05 +000072
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk0f8c9762002-08-19 11:57:05 +000074
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk0f8c9762002-08-19 11:57:05 +000076
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk0f8c9762002-08-19 11:57:05 +000078
79/*
80 * Low Level Configuration Settings
81 * (address mappings, register initial values, etc.)
82 * You should know what you are doing if you make changes here.
83 */
84/*-----------------------------------------------------------------------
85 * Internal Memory Mapped Register
86 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087#define CONFIG_SYS_IMMR 0xFFA00000
88#define CONFIG_SYS_IMMR_SIZE ((uint)(64 * 1024))
89#define CONFIG_SYS_NVRAM_BASE 0xFA000000 /* NVRAM */
90#define CONFIG_SYS_NVRAM_OR 0xffe00000 /* w/o speed dependent flags!! */
91#define CONFIG_SYS_CSR_BASE 0xFA100000 /* Control/Status Registers */
92#define CONFIG_SYS_PCIMEM_BASE 0x80000000 /* PCI I/O and Memory Spaces */
93#define CONFIG_SYS_PCIMEM_OR 0xA0000108
94#define CONFIG_SYS_PCIBRIDGE_BASE 0xFA210000 /* PCI-Bus Bridge Registers */
95#define CONFIG_SYS_PCIBRIDGE_OR 0xFFFF0108
wdenk0f8c9762002-08-19 11:57:05 +000096
97/*-----------------------------------------------------------------------
98 * Definitions for initial stack pointer and data area (in DPRAM)
99 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
101#define CONFIG_SYS_INIT_RAM_END 0x2f00 /* End of used area in DPRAM */
102#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
103#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
104#define CONFIG_SYS_INIT_VPD_SIZE 256 /* size in bytes reserved for vpd buffer */
105#define CONFIG_SYS_INIT_VPD_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_VPD_SIZE)
106#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_VPD_OFFSET-8)
wdenk0f8c9762002-08-19 11:57:05 +0000107
108/*-----------------------------------------------------------------------
109 * Offset in DPMEM where we keep the VPD data
110 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_DPRAMVPD (CONFIG_SYS_INIT_VPD_OFFSET - 0x2000)
wdenk0f8c9762002-08-19 11:57:05 +0000112
113/*-----------------------------------------------------------------------
114 * Start addresses for the final memory configuration
115 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk0f8c9762002-08-19 11:57:05 +0000117 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_SDRAM_BASE 0x00000000
119#define CONFIG_SYS_FLASH_BASE 0x00000000
wdenk0f8c9762002-08-19 11:57:05 +0000120/*0xFE000000*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_SIZE ((uint)(8 * 1024 * 1024)) /* max 8Mbyte */
122#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
123#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
124#define CONFIG_SYS_HWINFO_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_SYS_HWINFO_LEN)
125#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
wdenk0f8c9762002-08-19 11:57:05 +0000126
127/*
128 * For booting Linux, the board info and command line data
129 * have to be in the first 8 MB of memory, since this is
130 * the maximum mapped by the Linux kernel during initialization.
131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk0f8c9762002-08-19 11:57:05 +0000133
134/*-----------------------------------------------------------------------
135 * FLASH organization
136 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_MAX_FLASH_BANKS 4 /* max number of memory banks */
138#define CONFIG_SYS_MAX_FLASH_SECT 16 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
141#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000142
143/*-----------------------------------------------------------------------
144 * NVRAM Configuration
145 *
146 * Note: the MBX is special because there is already a firmware on this
147 * board: EPPC-Bug from Motorola. To avoid collisions in NVRAM Usage, we
148 * access the NVRAM at the offset 0x1000.
149 */
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200150#define CONFIG_ENV_IS_IN_NVRAM 1 /* turn on NVRAM env feature */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_ENV_ADDR (CONFIG_SYS_NVRAM_BASE + 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200152#define CONFIG_ENV_SIZE 0x1000
wdenk0f8c9762002-08-19 11:57:05 +0000153
154/*-----------------------------------------------------------------------
155 * Cache Configuration
156 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger8353e132007-07-08 14:14:17 -0500158#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk0f8c9762002-08-19 11:57:05 +0000160#endif
161
162/*-----------------------------------------------------------------------
163 * SYPCR - System Protection Control 11-9
164 * SYPCR can only be written once after reset!
165 *-----------------------------------------------------------------------
166 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
167 */
168#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk0f8c9762002-08-19 11:57:05 +0000170 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
171#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
wdenk0f8c9762002-08-19 11:57:05 +0000173#endif
174
175/*-----------------------------------------------------------------------
176 * SIUMCR - SIU Module Configuration 11-6
177 *-----------------------------------------------------------------------
178 * PCMCIA config., multi-function pin tri-state
179 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DPC | SIUMCR_MLRC10 | SIUMCR_SEME)
wdenk0f8c9762002-08-19 11:57:05 +0000181
182/*-----------------------------------------------------------------------
183 * TBSCR - Time Base Status and Control 11-26
184 *-----------------------------------------------------------------------
185 * Clear Reference Interrupt Status, Timebase freezing enabled
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk0f8c9762002-08-19 11:57:05 +0000188
189/*-----------------------------------------------------------------------
190 * PISCR - Periodic Interrupt Status and Control 11-31
191 *-----------------------------------------------------------------------
192 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
193 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
wdenk0f8c9762002-08-19 11:57:05 +0000195
196/*-----------------------------------------------------------------------
197 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
198 *-----------------------------------------------------------------------
199 * Reset PLL lock status sticky bit, timer expired status bit and timer
200 * interrupt status bit - leave PLL multiplication factor unchanged !
201 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenk0f8c9762002-08-19 11:57:05 +0000203
204/*-----------------------------------------------------------------------
205 * SCCR - System Clock and reset Control Register 15-27
206 *-----------------------------------------------------------------------
207 * Set clock output, timebase and RTC source and divider,
208 * power management and some other internal clocks
209 */
210#define SCCR_MASK (SCCR_RTDIV | SCCR_RTSEL)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_SCCR SCCR_TBS
wdenk0f8c9762002-08-19 11:57:05 +0000212
213 /*-----------------------------------------------------------------------
214 *
215 *-----------------------------------------------------------------------
216 *
217 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_DER 0
wdenk0f8c9762002-08-19 11:57:05 +0000219
220/* Because of the way the 860 starts up and assigns CS0 the
221* entire address space, we have to set the memory controller
222* differently. Normally, you write the option register
223* first, and then enable the chip select by writing the
224* base register. For CS0, you must write the base register
225* first, followed by the option register.
226*/
227
228/*
229 * Init Memory Controller:
230 *
231 * BR0/1 and OR0/1 (FLASH)
232 */
233/* the other CS:s are determined by looking at parameters in BCSRx */
234
235
236#define BCSR_ADDR ((uint) 0xFF010000)
237#define BCSR_SIZE ((uint)(64 * 1024))
238
239#define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0 */
240#define FLASH_BASE1_PRELIM 0xFF010000 /* FLASH bank #0 */
241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
243#define CONFIG_SYS_PRELIM_OR_AM 0xFFF00000 /* OR addr mask */
wdenk0f8c9762002-08-19 11:57:05 +0000244
245/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
wdenk0f8c9762002-08-19 11:57:05 +0000247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
249#define CONFIG_SYS_OR0_PRELIM (0xFF800000 | OR_CSNT_SAM | OR_BI | OR_SCY_3_CLK) /* 1 Mbyte until detected and only 1 Mbyte is needed*/
250#define CONFIG_SYS_BR0_PRELIM (0xFE000000 | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000251
252/* BCSRx - Board Control and Status Registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
254#define CONFIG_SYS_OR1_PRELIM 0xFFC00000 | OR_ACS_DIV4
255#define CONFIG_SYS_BR1_PRELIM (0x00000000 | BR_MS_UPMA | BR_V )
wdenk0f8c9762002-08-19 11:57:05 +0000256
257
258/*
259 * Memory Periodic Timer Prescaler
260 */
261
262/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenk0f8c9762002-08-19 11:57:05 +0000264
265/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
267#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000268
269/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
271#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk0f8c9762002-08-19 11:57:05 +0000272
273/*
274 * MAMR settings for SDRAM
275 */
276
277/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk0f8c9762002-08-19 11:57:05 +0000279 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
280 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
281/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk0f8c9762002-08-19 11:57:05 +0000283 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
284 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_MAMR 0x13821000
wdenk0f8c9762002-08-19 11:57:05 +0000287
288/* values according to the manual */
289
290
291#define PCMCIA_MEM_ADDR ((uint)0xff020000)
292#define PCMCIA_MEM_SIZE ((uint)(64 * 1024))
293
294#define BCSR0 ((uint) (BCSR_ADDR + 00))
295#define BCSR1 ((uint) (BCSR_ADDR + 0x04))
296#define BCSR2 ((uint) (BCSR_ADDR + 0x08))
297#define BCSR3 ((uint) (BCSR_ADDR + 0x0c))
298#define BCSR4 ((uint) (BCSR_ADDR + 0x10))
299
300/* FADS bitvalues by Helmut Buchsbaum
301 * see MPC8xxADS User's Manual for a proper description
302 * of the following structures
303 */
304
305#define BCSR0_ERB ((uint)0x80000000)
306#define BCSR0_IP ((uint)0x40000000)
307#define BCSR0_BDIS ((uint)0x10000000)
308#define BCSR0_BPS_MASK ((uint)0x0C000000)
309#define BCSR0_ISB_MASK ((uint)0x01800000)
310#define BCSR0_DBGC_MASK ((uint)0x00600000)
311#define BCSR0_DBPC_MASK ((uint)0x00180000)
312#define BCSR0_EBDF_MASK ((uint)0x00060000)
313
314#define BCSR1_FLASH_EN ((uint)0x80000000)
315#define BCSR1_DRAM_EN ((uint)0x40000000)
316#define BCSR1_ETHEN ((uint)0x20000000)
317#define BCSR1_IRDEN ((uint)0x10000000)
318#define BCSR1_FLASH_CFG_EN ((uint)0x08000000)
319#define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
320#define BCSR1_BCSR_EN ((uint)0x02000000)
321#define BCSR1_RS232EN_1 ((uint)0x01000000)
322#define BCSR1_PCCEN ((uint)0x00800000)
323#define BCSR1_PCCVCC0 ((uint)0x00400000)
324#define BCSR1_PCCVPP_MASK ((uint)0x00300000)
325#define BCSR1_DRAM_HALF_WORD ((uint)0x00080000)
326#define BCSR1_RS232EN_2 ((uint)0x00040000)
327#define BCSR1_SDRAM_EN ((uint)0x00020000)
328#define BCSR1_PCCVCC1 ((uint)0x00010000)
329
330#define BCSR2_FLASH_PD_MASK ((uint)0xF0000000)
331#define BCSR2_DRAM_PD_MASK ((uint)0x07800000)
332#define BCSR2_DRAM_PD_SHIFT (23)
333#define BCSR2_EXTTOLI_MASK ((uint)0x00780000)
334#define BCSR2_DBREVNR_MASK ((uint)0x00030000)
335
336#define BCSR3_DBID_MASK ((ushort)0x3800)
337#define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
338#define BCSR3_BREVNR0 ((ushort)0x0080)
339#define BCSR3_FLASH_PD_MASK ((ushort)0x0070)
340#define BCSR3_BREVN1 ((ushort)0x0008)
341#define BCSR3_BREVN2_MASK ((ushort)0x0003)
342
343#define BCSR4_ETHLOOP ((uint)0x80000000)
344#define BCSR4_TFPLDL ((uint)0x40000000)
345#define BCSR4_TPSQEL ((uint)0x20000000)
346#define BCSR4_SIGNAL_LAMP ((uint)0x10000000)
347#ifdef CONFIG_MPC823
348#define BCSR4_USB_EN ((uint)0x08000000)
349#endif /* CONFIG_MPC823 */
350#ifdef CONFIG_MPC860SAR
351#define BCSR4_UTOPIA_EN ((uint)0x08000000)
352#endif /* CONFIG_MPC860SAR */
353#ifdef CONFIG_MPC860T
354#define BCSR4_FETH_EN ((uint)0x08000000)
355#endif /* CONFIG_MPC860T */
356#define BCSR4_USB_SPEED ((uint)0x04000000)
357#define BCSR4_VCCO ((uint)0x02000000)
358#define BCSR4_VIDEO_ON ((uint)0x00800000)
359#define BCSR4_VDO_EKT_CLK_EN ((uint)0x00400000)
360#define BCSR4_VIDEO_RST ((uint)0x00200000)
361#define BCSR4_MODEM_EN ((uint)0x00100000)
362#define BCSR4_DATA_VOICE ((uint)0x00080000)
363
364#define CONFIG_DRAM_40MHZ 1
365
366#ifdef CONFIG_MPC860T
367
368/* Interrupt level assignments.
369*/
370#define FEC_INTERRUPT SIU_LEVEL1 /* FEC interrupt */
371
372#endif /* CONFIG_MPC860T */
373
374/* We don't use the 8259.
375*/
376#define NR_8259_INTS 0
377
Heiko Schocher76756e42009-03-26 07:33:59 +0100378#define CONFIG_CMD_NET
wdenk0f8c9762002-08-19 11:57:05 +0000379/*
380 * MPC8xx CPM Options
381 */
382#define CONFIG_SCC_ENET 1
383#define CONFIG_SCC1_ENET 1
384#define CONFIG_FEC_ENET 1
385#undef CONFIG_CPM_IIC
386#undef CONFIG_UCODE_PATCH
387
388
389#define CONFIG_DISK_SPINUP_TIME 1000000
390
391
392/* PCMCIA configuration */
393
394#define PCMCIA_MAX_SLOTS 2
395
396#ifdef CONFIG_MPC860
397#define PCMCIA_SLOT_A 1
398#endif
399
400#endif /* __CONFIG_H */