blob: 1e7c0144c260de218a6b6c233f0b321ccb98b2d3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ben Warren04a9e112008-01-16 22:37:35 -05002/*
3 * Copyright (c) 2006 Ben Warren, Qstreams Networks Inc.
Stefan Roesea47a12b2010-04-15 16:07:28 +02004 * With help from the common/soft_spi and arch/powerpc/cpu/mpc8260 drivers
Ben Warren04a9e112008-01-16 22:37:35 -05005 */
6
7#include <common.h>
Ben Warren8931ab12008-01-26 23:41:19 -05008
Haavard Skinnemoend255bb02008-05-16 11:10:31 +02009#include <malloc.h>
Ben Warren04a9e112008-01-16 22:37:35 -050010#include <spi.h>
11#include <asm/mpc8xxx_spi.h>
12
Mario Six6ea93952019-04-29 01:58:41 +053013enum {
14 SPI_EV_NE = BIT(31 - 22), /* Receiver Not Empty */
15 SPI_EV_NF = BIT(31 - 23), /* Transmitter Not Full */
16};
Ben Warren04a9e112008-01-16 22:37:35 -050017
Mario Six6ea93952019-04-29 01:58:41 +053018enum {
19 SPI_MODE_LOOP = BIT(31 - 1), /* Loopback mode */
20 SPI_MODE_CI = BIT(31 - 2), /* Clock invert */
21 SPI_MODE_CP = BIT(31 - 3), /* Clock phase */
22 SPI_MODE_DIV16 = BIT(31 - 4), /* Divide clock source by 16 */
23 SPI_MODE_REV = BIT(31 - 5), /* Reverse mode - MSB first */
24 SPI_MODE_MS = BIT(31 - 6), /* Always master */
25 SPI_MODE_EN = BIT(31 - 7), /* Enable interface */
26
27 SPI_MODE_LEN_MASK = 0xf00000,
28 SPI_MODE_PM_MASK = 0xf0000,
29
30 SPI_COM_LST = BIT(31 - 9),
31};
Ben Warren04a9e112008-01-16 22:37:35 -050032
Mario Six8dea61d2019-04-29 01:58:47 +053033static inline u32 to_prescale_mod(u32 val)
34{
35 return (min(val, (u32)15) << 16);
36}
37
38static void set_char_len(spi8xxx_t *spi, u32 val)
39{
40 clrsetbits_be32(&spi->mode, SPI_MODE_LEN_MASK, (val << 20));
41}
42
Ben Warren04a9e112008-01-16 22:37:35 -050043#define SPI_TIMEOUT 1000
44
Mario Sixd896b7b2019-04-29 01:58:36 +053045struct spi_slave *spi_setup_slave(uint bus, uint cs, uint max_hz, uint mode)
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020046{
47 struct spi_slave *slave;
48
49 if (!spi_cs_is_valid(bus, cs))
50 return NULL;
51
Simon Glassd3504fe2013-03-18 19:23:40 +000052 slave = spi_alloc_slave_base(bus, cs);
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020053 if (!slave)
54 return NULL;
55
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020056 /*
57 * TODO: Some of the code in spi_init() should probably move
58 * here, or into spi_claim_bus() below.
59 */
60
61 return slave;
62}
63
64void spi_free_slave(struct spi_slave *slave)
65{
66 free(slave);
67}
68
Ben Warren04a9e112008-01-16 22:37:35 -050069void spi_init(void)
70{
Mario Six1a907e42019-04-29 01:58:42 +053071 spi8xxx_t *spi = &((immap_t *)(CONFIG_SYS_IMMR))->spi;
Ben Warren04a9e112008-01-16 22:37:35 -050072
Kim Phillips2956acd2008-01-17 12:48:00 -060073 /*
Ben Warren04a9e112008-01-16 22:37:35 -050074 * SPI pins on the MPC83xx are not muxed, so all we do is initialize
75 * some registers
Kim Phillips2956acd2008-01-17 12:48:00 -060076 */
Mario Six1a907e42019-04-29 01:58:42 +053077 out_be32(&spi->mode, SPI_MODE_REV | SPI_MODE_MS | SPI_MODE_EN);
Mario Sixd93fe312019-04-29 01:58:37 +053078 /* Use SYSCLK / 8 (16.67MHz typ.) */
Mario Six8dea61d2019-04-29 01:58:47 +053079 clrsetbits_be32(&spi->mode, SPI_MODE_PM_MASK, to_prescale_mod(1));
Mario Sixd93fe312019-04-29 01:58:37 +053080 /* Clear all SPI events */
Mario Six1a907e42019-04-29 01:58:42 +053081 setbits_be32(&spi->event, 0xffffffff);
Mario Sixd93fe312019-04-29 01:58:37 +053082 /* Mask all SPI interrupts */
Mario Six1a907e42019-04-29 01:58:42 +053083 clrbits_be32(&spi->mask, 0xffffffff);
Mario Sixd93fe312019-04-29 01:58:37 +053084 /* LST bit doesn't do anything, so disregard */
Mario Six1a907e42019-04-29 01:58:42 +053085 out_be32(&spi->com, 0);
Ben Warren04a9e112008-01-16 22:37:35 -050086}
87
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020088int spi_claim_bus(struct spi_slave *slave)
89{
90 return 0;
91}
92
93void spi_release_bus(struct spi_slave *slave)
94{
Haavard Skinnemoend255bb02008-05-16 11:10:31 +020095}
96
Mario Sixd896b7b2019-04-29 01:58:36 +053097int spi_xfer(struct spi_slave *slave, uint bitlen, const void *dout, void *din,
98 ulong flags)
Ben Warren04a9e112008-01-16 22:37:35 -050099{
Mario Six1a907e42019-04-29 01:58:42 +0530100 spi8xxx_t *spi = &((immap_t *)(CONFIG_SYS_IMMR))->spi;
Mario Six65f88e02019-04-29 01:58:46 +0530101 u32 tmpdin;
Mario Six01ac1e12019-04-29 01:58:38 +0530102 int num_blks = DIV_ROUND_UP(bitlen, 32);
Ben Warren04a9e112008-01-16 22:37:35 -0500103
Mario Sixfabe6c42019-04-29 01:58:40 +0530104 debug("%s: slave %u:%u dout %08X din %08X bitlen %u\n", __func__,
Mario Six6f3ac072019-04-29 01:58:39 +0530105 slave->bus, slave->cs, *(uint *)dout, *(uint *)din, bitlen);
Ben Warren04a9e112008-01-16 22:37:35 -0500106
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200107 if (flags & SPI_XFER_BEGIN)
108 spi_cs_activate(slave);
Ben Warren04a9e112008-01-16 22:37:35 -0500109
Mario Sixd93fe312019-04-29 01:58:37 +0530110 /* Clear all SPI events */
Mario Six1a907e42019-04-29 01:58:42 +0530111 setbits_be32(&spi->event, 0xffffffff);
Ben Warren04a9e112008-01-16 22:37:35 -0500112
Mario Sixd93fe312019-04-29 01:58:37 +0530113 /* Handle data in 32-bit chunks */
Mario Six01ac1e12019-04-29 01:58:38 +0530114 while (num_blks--) {
Mario Six65f88e02019-04-29 01:58:46 +0530115 int tm;
116 u32 tmpdout = 0;
Mario Six5ccfb8a2019-04-29 01:58:48 +0530117 uchar xfer_bitlen = (bitlen >= 32 ? 32 : bitlen);
Ben Warren04a9e112008-01-16 22:37:35 -0500118
Mario Six1a907e42019-04-29 01:58:42 +0530119 clrbits_be32(&spi->mode, SPI_MODE_EN);
Ira W. Snyderf138ca12012-09-12 14:17:31 -0700120
Mario Six85fa2652019-04-29 01:58:49 +0530121 /* Set up length for this transfer */
122
123 if (bitlen <= 4) /* 4 bits or less */
Mario Six8dea61d2019-04-29 01:58:47 +0530124 set_char_len(spi, 3);
Mario Six85fa2652019-04-29 01:58:49 +0530125 else if (bitlen <= 16) /* at most 16 bits */
Mario Six8dea61d2019-04-29 01:58:47 +0530126 set_char_len(spi, bitlen - 1);
Mario Six85fa2652019-04-29 01:58:49 +0530127 else /* more than 16 bits -> full 32 bit transfer */
Mario Six8dea61d2019-04-29 01:58:47 +0530128 set_char_len(spi, 0);
129
Mario Sixa1c178e2019-04-29 01:58:50 +0530130 setbits_be32(&spi->mode, SPI_MODE_EN);
131
132 /* Shift data so it's msb-justified */
133 tmpdout = *(u32 *)dout >> (32 - xfer_bitlen);
134
Mario Six8dea61d2019-04-29 01:58:47 +0530135 if (bitlen > 16) {
Ben Warren04a9e112008-01-16 22:37:35 -0500136 /* Set up the next iteration if sending > 32 bits */
137 bitlen -= 32;
138 dout += 4;
139 }
140
Mario Sixd93fe312019-04-29 01:58:37 +0530141 /* Write the data out */
Mario Six1a907e42019-04-29 01:58:42 +0530142 out_be32(&spi->tx, tmpdout);
Mario Sixd93fe312019-04-29 01:58:37 +0530143
Mario Sixfabe6c42019-04-29 01:58:40 +0530144 debug("*** %s: ... %08x written\n", __func__, tmpdout);
Ben Warren04a9e112008-01-16 22:37:35 -0500145
Kim Phillips2956acd2008-01-17 12:48:00 -0600146 /*
Ben Warren04a9e112008-01-16 22:37:35 -0500147 * Wait for SPI transmit to get out
148 * or time out (1 second = 1000 ms)
149 * The NE event must be read and cleared first
Kim Phillips2956acd2008-01-17 12:48:00 -0600150 */
Mario Six6409c612019-04-29 01:58:44 +0530151 for (tm = 0; tm < SPI_TIMEOUT; ++tm) {
Mario Six65f88e02019-04-29 01:58:46 +0530152 u32 event = in_be32(&spi->event);
Mario Six6409c612019-04-29 01:58:44 +0530153 bool have_ne = event & SPI_EV_NE;
154 bool have_nf = event & SPI_EV_NF;
155
Mario Sixe4da4c22019-04-29 01:58:45 +0530156 if (!have_ne)
157 continue;
Ben Warren04a9e112008-01-16 22:37:35 -0500158
Mario Sixe4da4c22019-04-29 01:58:45 +0530159 tmpdin = in_be32(&spi->rx);
160 setbits_be32(&spi->event, SPI_EV_NE);
161
Mario Six5ccfb8a2019-04-29 01:58:48 +0530162 *(u32 *)din = (tmpdin << (32 - xfer_bitlen));
163 if (xfer_bitlen == 32) {
Mario Sixe4da4c22019-04-29 01:58:45 +0530164 /* Advance output buffer by 32 bits */
165 din += 4;
Ben Warren04a9e112008-01-16 22:37:35 -0500166 }
Mario Sixe4da4c22019-04-29 01:58:45 +0530167
Kim Phillips2956acd2008-01-17 12:48:00 -0600168 /*
169 * Only bail when we've had both NE and NF events.
Ben Warren04a9e112008-01-16 22:37:35 -0500170 * This will cause timeouts on RO devices, so maybe
171 * in the future put an arbitrary delay after writing
Kim Phillips2956acd2008-01-17 12:48:00 -0600172 * the device. Arbitrary delays suck, though...
173 */
Mario Sixe4da4c22019-04-29 01:58:45 +0530174 if (have_nf)
Ben Warren04a9e112008-01-16 22:37:35 -0500175 break;
176 }
Mario Sixe4da4c22019-04-29 01:58:45 +0530177
Ben Warren04a9e112008-01-16 22:37:35 -0500178 if (tm >= SPI_TIMEOUT)
Mario Sixfabe6c42019-04-29 01:58:40 +0530179 debug("*** %s: Time out during SPI transfer\n",
180 __func__);
Ben Warren04a9e112008-01-16 22:37:35 -0500181
Mario Sixfabe6c42019-04-29 01:58:40 +0530182 debug("*** %s: transfer ended. Value=%08x\n", __func__, tmpdin);
Ben Warren04a9e112008-01-16 22:37:35 -0500183 }
184
Haavard Skinnemoend255bb02008-05-16 11:10:31 +0200185 if (flags & SPI_XFER_END)
186 spi_cs_deactivate(slave);
Kim Phillips2956acd2008-01-17 12:48:00 -0600187
Ben Warren04a9e112008-01-16 22:37:35 -0500188 return 0;
189}